Performance evaluation of single-ended disturb-free CNTFET-based multi-Vt SRAM

被引:14
|
作者
Patel, Pramod Kumar [1 ]
Malik, M. M. [1 ]
Gupta, Tarun K. [2 ]
机构
[1] Maulana Azad Natl Inst Technol, Nano Sci & Engn, Bhopal, India
[2] Maulana Azad Natl Inst Technol, Elect & Commun, Bhopal, India
来源
MICROELECTRONICS JOURNAL | 2019年 / 90卷
关键词
Carbon; Single-ended; CNFET; SNM; WVM; Ultra-low power; Low leakage power; SUBTHRESHOLD SRAM; CELL; DESIGN;
D O I
10.1016/j.mejo.2019.05.015
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a single-ended disturb-free carbon nanotube field effect transistor (CNFET) based stable nine transistors (9T) SRAM cell using multi-threshold (multi-Vt) technology. Simulations of the CNFET 9T SRAM cell, using a CNFET HSPICE model, have shown advantages over the conventional Si-CMOS cell in terms of leakage power consumption, dynamic power consumption, stability, and delay. Due to higher carrier mobility and high I-ON/I-OFF ratio makes the CNFET devices suitable for high-speed nanoelectronics applications. The disturb-free architecture and bit interleaving approach provide error-free operations at the low supply voltage. The proposed SRAM cell implementation for low leakage 16 nm CNFET technologies provides the possibility of high integration density which also significantly reduces 3.2 x power consumptions as compared to the conventional cell. The multithreshold technology is capable of improving simultaneously the leakage current and dynamic power consumption. The proposed SRAM architecture is implemented with write-assist, adaptive supply voltage scaling and the impact of geometrical liability.
引用
收藏
页码:19 / 28
页数:10
相关论文
共 13 条
  • [1] A SINGLE-ENDED READ DISTURB-FREE PPN BASED 9T SRAM CELL
    Mansore, Shiv Ram
    Gamad, Radheshyam
    Mishra, Deepak Kumar
    REVUE ROUMAINE DES SCIENCES TECHNIQUES-SERIE ELECTROTECHNIQUE ET ENERGETIQUE, 2018, 63 (03): : 295 - 299
  • [2] CNTFET-Based Single-Ended Fractional Order Colpitts Oscillator: Design, Simulation and Comparative Analysis
    Bhatt, Ankita
    Alkhammash, Hend I.
    Loan, Sajad A.
    NANO, 2024,
  • [3] Half-select disturb-free single-ended 9-transistor SRAM cell with bit-interleaving scheme in TMDFET technology
    Izadinasab, Farzaneh
    Gholipour, Morteza
    MICROELECTRONICS JOURNAL, 2021, 113
  • [4] 56.67 fJ/bit single-ended disturb-free 5T loadless 4 kb SRAM using 90 nm CMOS technology
    Chua-Chin Wang
    Deng-Shain Wang
    Sih-Yu Chen
    Analog Integrated Circuits and Signal Processing, 2018, 96 : 435 - 443
  • [5] A Single-ended Disturb-free 5T Loadless SRAM with Leakage Sensor and Read Delay Compensation Using 40 nm CMOS Process
    Wang, Chua-Chin
    Liao, Chiang-Hsiang
    Chen, Sih-Yu
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1126 - 1129
  • [6] 56.67 fJ/bit single-ended disturb-free 5T loadless 4 kb SRAM using 90 nm CMOS technology
    Wang, Chua-Chin
    Wang, Deng-Shain
    Chen, Sih-Yu
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 96 (03) : 435 - 443
  • [7] A 40-nm CMOS Multifunctional Computing-in-Memory (CIM) Using Single-Ended Disturb-Free 7T 1-Kb SRAM
    Wang, Chua-Chin
    Tolentino, Lean Karlo S.
    Huang, Chia-Yi
    Yeh, Chia-Hung
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (12) : 2172 - 2185
  • [8] A CNTFET based stable, single-ended 7T SRAM cell with improved write operation
    Sachdeva, Ashish
    Sharma, Kulbhushan
    Bhargava, Anuja
    Abbasian, Erfan
    PHYSICA SCRIPTA, 2024, 99 (03)
  • [9] A read-disturb-free stable low power and high-density GNRFET 6T SRAM with multi-VT technology
    Patel, Pramod Kumar
    Malik, M. M.
    Gutpa, Tarun Kumar
    CIRCUIT WORLD, 2020, 46 (03) : 203 - 214
  • [10] Single-ended half-select disturb-free 11T static random access memory cell for reliable and low power applications
    Abbasian, Erfan
    Gholipour, Morteza
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (04) : 970 - 989