Performance analysis of high-accuracy CMOS sample-and-hold circuits

被引:2
|
作者
Le, HP [1 ]
Zayegh, A [1 ]
Singh, J [1 ]
机构
[1] Victoria Univ, Sch Elect Engn, Melbourne, MC 8001, Australia
关键词
high-speed integrated circuits; sample and hold circuits; integrated circuit design; error analysis; circuit analysis;
D O I
10.1117/12.530415
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the performance analysis of different high-accuracy sample-and-hold circuit (SHC) techniques using CMOS technology. The paper begins with a detailed analysis of the major factors that limit the accuracy of a fundamental SHC. Then different techniques to implement high-accuracy SHCs are described. SHC employing transmission gate and SHC using feedback loop with compensation capacitor, as well as the fundamental SHC, were all implemented and tested and performance results demonstrate the superiority of each SHC schemes. For comparison reasons, the three SHCs were operated at a speed of 330MHz. Results indicate that an increase of accuracy of 95% is achieved and the maximum sampling speed is increased by 15% when the SHC using feedback loop is used instead of the fundamental SHC. These characteristics make this device better candidate for many applications where speed and accuracy are the major factors.
引用
收藏
页码:269 / 276
页数:8
相关论文
共 50 条
  • [1] Design of high-accuracy CMOS oversampling current sample/hold (S/H) circuits
    Huang, RY
    Wang, CP
    Grunewald, C
    Wey, CL
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 939 - 942
  • [2] Design Solutions for Sample-and-Hold Circuits in CMOS Nanometer Technologies
    Centurelli, Francesco
    Monsurro, Pietro
    Pennisi, Salvatore
    Scotti, Giuseppe
    Trifiletti, Alessandro
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (06) : 459 - 463
  • [3] A Compact Calibration Model for Linearizing CMOS Sample-and-Hold Circuits
    Li, Yanqing
    Zhou, Yuan
    Chiu, Yun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (11) : 2327 - 2331
  • [4] A macromodel of sample-and-hold circuits
    Jorges, U
    Jummel, G
    Muller, G
    Reinhold, M
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 1997, 25 (06) : 483 - 502
  • [5] High-speed CMOS sample-and-hold amplifier
    Wu, Ge
    Shi, Yin
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2000, 21 (09): : 843 - 848
  • [6] AN ACCURATE CMOS SAMPLE-AND-HOLD CIRCUIT
    GATTI, U
    MALOBERTI, F
    PALMISANO, G
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (01) : 120 - 122
  • [7] Sample-and-hold circuits for high-speed A/D converters
    Gumenyuk A.S.
    Bocharov Yu.I.
    Russian Microelectronics, 2007, 36 (5) : 342 - 352
  • [8] SAMPLE-AND-HOLD DEVICE OF INCREASED ACCURACY
    DANILOV, AA
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1988, 31 (02) : 341 - 343
  • [9] Sample-and-hold device of increased accuracy
    Danilov, A.A.
    Instruments and experimental techniques New York, 1988, 31 (2 pt 1): : 341 - 343
  • [10] SELF-EQUALIZING SAMPLE-AND-HOLD CIRCUITS
    GREGORIAN, R
    TEMES, GC
    ELECTRONICS LETTERS, 1979, 15 (13) : 367 - 368