Junction Design Strategy for Si Bulk FinFETs for System-on-Chip Applications Down to the 7-nm Node
被引:34
|
作者:
Yoon, Jun-Sik
论文数: 0引用数: 0
h-index: 0
机构:
Pohang Univ Sci & Technol, Dept Creat IT Engn, Pohang 790784, South KoreaPohang Univ Sci & Technol, Dept Creat IT Engn, Pohang 790784, South Korea
Yoon, Jun-Sik
[1
]
Jeong, Eui-Young
论文数: 0引用数: 0
h-index: 0
机构:
Pohang Univ Sci & Technol, Div IT Convergence Engn, Pohang 790794, South KoreaPohang Univ Sci & Technol, Dept Creat IT Engn, Pohang 790784, South Korea
Jeong, Eui-Young
[2
]
论文数: 引用数:
h-index:
机构:
Baek, Chang-Ki
[1
]
Kim, Ye-Ram
论文数: 0引用数: 0
h-index: 0
机构:
Pohang Univ Sci & Technol, Dept Elect Engn, Pohang 790784, South KoreaPohang Univ Sci & Technol, Dept Creat IT Engn, Pohang 790784, South Korea
Kim, Ye-Ram
[3
]
Hong, Jae-Ho
论文数: 0引用数: 0
h-index: 0
机构:
Pohang Univ Sci & Technol, Dept Elect Engn, Pohang 790784, South KoreaPohang Univ Sci & Technol, Dept Creat IT Engn, Pohang 790784, South Korea
Hong, Jae-Ho
[3
]
论文数: 引用数:
h-index:
机构:
Lee, Jeong-Soo
[3
]
Baek, Rock-Hyun
论文数: 0引用数: 0
h-index: 0
机构:
SEMATECH, Albany, NY 12203 USAPohang Univ Sci & Technol, Dept Creat IT Engn, Pohang 790784, South Korea
Baek, Rock-Hyun
[4
]
Jeong, Yoon-Ha
论文数: 0引用数: 0
h-index: 0
机构:
Pohang Univ Sci & Technol, Dept Elect Engn, Pohang 790784, South KoreaPohang Univ Sci & Technol, Dept Creat IT Engn, Pohang 790784, South Korea
Jeong, Yoon-Ha
[3
]
机构:
[1] Pohang Univ Sci & Technol, Dept Creat IT Engn, Pohang 790784, South Korea
[2] Pohang Univ Sci & Technol, Div IT Convergence Engn, Pohang 790794, South Korea
[3] Pohang Univ Sci & Technol, Dept Elect Engn, Pohang 790784, South Korea
DC/AC characteristics of Si bulk FinFETs including middle-of-line levels are precisely investigated using well-calibrated 3-D device simulations for system-on-chip applications. Scaling the fin widths down to 5 nm effectively enhances gate-to-channel controllability and improves RC delay, but a dramatic increase in band-to-band tunneling currents from source-to-drain does not satisfy low-power application in the 7-nm node. All lightly-doped extension regions as a solution could improve band-to-band tunneling currents and total gate capacitances because of better short-channel immunity and lower parasitic capacitances, respectively. Using systematic TCAD-based RC calculation, we suggest optimized overlap/underlap lengths in the 7-nm node FinFETs to overcome the scaling limitations.
机构:
Pohang Univ Sci & Technol, Div IT Convergence Engn, Pohang 790794, South KoreaPohang Univ Sci & Technol, Div IT Convergence Engn, Pohang 790794, South Korea
Jeong, Eui-Young
Yoon, Jun-Sik
论文数: 0引用数: 0
h-index: 0
机构:
Pohang Univ Sci & Technol, Dept Creat IT Engn, Pohang 790784, South KoreaPohang Univ Sci & Technol, Div IT Convergence Engn, Pohang 790794, South Korea
Yoon, Jun-Sik
论文数: 引用数:
h-index:
机构:
Baek, Chang-Ki
Kim, Ye-Ram
论文数: 0引用数: 0
h-index: 0
机构:
Pohang Univ Sci & Technol, Dept Elect Engn, Pohang 790784, South KoreaPohang Univ Sci & Technol, Div IT Convergence Engn, Pohang 790794, South Korea
Kim, Ye-Ram
Hong, Jae-Ho
论文数: 0引用数: 0
h-index: 0
机构:
Pohang Univ Sci & Technol, Dept Elect Engn, Pohang 790784, South KoreaPohang Univ Sci & Technol, Div IT Convergence Engn, Pohang 790794, South Korea
Hong, Jae-Ho
论文数: 引用数:
h-index:
机构:
Lee, Jeong-Soo
Baek, Rock-Hyun
论文数: 0引用数: 0
h-index: 0
机构:
SEMATECH, Albany, NY 12203 USAPohang Univ Sci & Technol, Div IT Convergence Engn, Pohang 790794, South Korea
Baek, Rock-Hyun
Jeong, Yoon-Ha
论文数: 0引用数: 0
h-index: 0
机构:
Pohang Univ Sci & Technol, Dept Elect Engn, Pohang 790784, South KoreaPohang Univ Sci & Technol, Div IT Convergence Engn, Pohang 790794, South Korea