Junction Design Strategy for Si Bulk FinFETs for System-on-Chip Applications Down to the 7-nm Node

被引:34
|
作者
Yoon, Jun-Sik [1 ]
Jeong, Eui-Young [2 ]
Baek, Chang-Ki [1 ]
Kim, Ye-Ram [3 ]
Hong, Jae-Ho [3 ]
Lee, Jeong-Soo [3 ]
Baek, Rock-Hyun [4 ]
Jeong, Yoon-Ha [3 ]
机构
[1] Pohang Univ Sci & Technol, Dept Creat IT Engn, Pohang 790784, South Korea
[2] Pohang Univ Sci & Technol, Div IT Convergence Engn, Pohang 790794, South Korea
[3] Pohang Univ Sci & Technol, Dept Elect Engn, Pohang 790784, South Korea
[4] SEMATECH, Albany, NY 12203 USA
关键词
Si; FinFET; parasitic capacitances; RC delay; underlap; 7-nm node; SOC; SIMULATION; LEAKAGE; MODEL;
D O I
10.1109/LED.2015.2464706
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
DC/AC characteristics of Si bulk FinFETs including middle-of-line levels are precisely investigated using well-calibrated 3-D device simulations for system-on-chip applications. Scaling the fin widths down to 5 nm effectively enhances gate-to-channel controllability and improves RC delay, but a dramatic increase in band-to-band tunneling currents from source-to-drain does not satisfy low-power application in the 7-nm node. All lightly-doped extension regions as a solution could improve band-to-band tunneling currents and total gate capacitances because of better short-channel immunity and lower parasitic capacitances, respectively. Using systematic TCAD-based RC calculation, we suggest optimized overlap/underlap lengths in the 7-nm node FinFETs to overcome the scaling limitations.
引用
收藏
页码:994 / 996
页数:3
相关论文
共 4 条
  • [1] Oxygen-Inserted SegFET: A Candidate for 10-nm Node System-on-Chip Applications
    Xu, Nuo
    Takeuchi, Hideki
    Damrongplasit, Nattapol
    Stephenson, Robert J.
    Hytha, Marek
    Cody, Nyles
    Mears, Robert J.
    Liu, Tsu-Jae King
    2014 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2014,
  • [2] Performance comparison of strained-SiGe and bulk-Si channel FinFETs at 7nm technology node
    Dash, T. P.
    Dey, S.
    Das, S.
    Jena, J.
    Mohapatra, E.
    Maiti, C. K.
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2019, 29 (10)
  • [3] Investigation of RC Parasitics Considering Middle-of-the-Line in Si-Bulk FinFETs for Sub-14-nm Node Logic Applications
    Jeong, Eui-Young
    Yoon, Jun-Sik
    Baek, Chang-Ki
    Kim, Ye-Ram
    Hong, Jae-Ho
    Lee, Jeong-Soo
    Baek, Rock-Hyun
    Jeong, Yoon-Ha
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (10) : 3441 - 3444
  • [4] Optimization of nanosheet number and width of multi-stacked nanosheet FETs for sub-7-nm node system on chip applications
    Yoon, Jun-Sik
    Jeong, Jinsu
    Lee, Seunghwan
    Baek, Rock-Hyun
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2019, 58 (SB)