Multiple scan chains for power minimization during test application in sequential circuits

被引:30
|
作者
Nicolici, N
Al-Hashimi, BM
机构
[1] McMaster Univ, Dept Elect & Comp Engn, Comp Aided Design & Test Res Grp, Hamilton, ON L8S 4K1, Canada
[2] Univ Southampton, Dept Elect & Comp Sci, Elect Syst Design Grp, Southampton SO17 1BJ, Hants, England
关键词
digital systems testing; low power circuits; design for test;
D O I
10.1109/TC.2002.1009155
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new technique for power minimization during test application in sequential circuits using multiple scan chains. The technique is based on a new design for test architecture and a novel test application strategy which reduces spurious transitions in the circuit under test. To facilitate the reduction of spurious transitions, the proposed design for test architecture is based on classifying scan latches into compatible, incompatible and independent scan latches. Based on their classification, the scan latches are partitioned into multiple scan chains and a single extra test vector associated with each scan chain is computed. A new test application strategy which applies the extra test vector to primary inputs while shifting out test responses for each scan chain, minimizes power dissipation by eliminating the spurious transitions which occur in the combinational part of the circuit. The newly introduced multiple scan chain-based technique does not introduce performance degradation and minimizes clock tree power dissipation with minimal impact on both test area and test data overhead, Unlike previous approaches which are test set dependent and, hence, are not able to handle large circuits due to the complexity of the design space, this paper shows that with low test area and test data overhead substantial savings in power dissipation during test application are achieved in very low computational time for both small and large test sets. For example, in the case of the benchmark circuit s15850 it takes < 600s in computational time and < 1 percent in test area and test data overhead to achieve over 80 percent savings in power dissipation.
引用
收藏
页码:721 / 734
页数:14
相关论文
共 50 条
  • [1] Test Compression for Circuits with Multiple Scan Chains
    Novak, Ondrej
    Jenicek, Jiri
    Rozkovec, Martin
    [J]. 2015 16TH LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2015,
  • [2] Peak-power reduction for multiple-scan circuits during test application
    Lee, KJ
    Huang, TC
    Chen, JJ
    [J]. PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 453 - 458
  • [3] Static test compaction for circuits with multiple independent scan chains
    Pomeranz, Irith
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2016, 10 (01): : 12 - 17
  • [4] An interleaving technique for reducing peak power in multiple-chain scan circuits during test application
    Lee, KJ
    Huang, TC
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (06): : 627 - 636
  • [5] An Interleaving Technique for Reducing Peak Power in Multiple-Chain Scan Circuits During Test Application
    Kuen-Jong Lee
    Tsung-Chu Huang
    [J]. Journal of Electronic Testing, 2002, 18 : 627 - 636
  • [6] TEST APPLICATION TIME REDUCTION FOR SEQUENTIAL-CIRCUITS WITH SCAN
    LEE, SY
    SALUJA, KK
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (09) : 1128 - 1140
  • [7] Minimisation of power dissipation during test application in full-scan sequential circuits using primary input freezing
    Nicolici, N
    Al-Hashimi, BM
    Williams, AC
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2000, 147 (05): : 313 - 322
  • [8] On Minimization of Peak Power for Scan Circuit during Test
    Tudu, Jaynarayan T.
    Larsson, Erik
    Singh, Virendra
    Agrawal, Vishwani D.
    [J]. ETS 2009: EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 25 - +
  • [9] Techniques for minimizing power dissipation in scan and combinational circuits during test application
    Dabholkar, V
    Chakravarty, S
    Pomeranz, I
    Reddy, S
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (12) : 1325 - 1333
  • [10] On interconnecting circuits with multiple scan chains for improved test data compression
    Pomeranz, I
    Reddy, SM
    [J]. 17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 741 - 744