Low-Power RFED Wake-Up Receiver Design for Low-Cost Wireless Sensor Network Applications

被引:9
|
作者
Galante-Sempere, David [1 ]
Ramos-Valido, Dailos [1 ]
Lalchand Khemchandani, Sunil [1 ]
del Pino, Javier [1 ]
机构
[1] Univ Las Palmas de Gran Canaria ULPGC, Inst Appl Microelect IUMA, Las Palmas Gran Canaria 35017, Spain
关键词
wake-up receiver (WUR); radiofrequency envelope detector (RFED); tuned-radiofrequency (tuned-RF); low power; energy efficient; wireless sensor network (WSN); complementary metal-oxide semiconductor (CMOS); active inductor; integrated transformer; CONVERSION;
D O I
10.3390/s20226406
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
The development of wake-up receivers (WuR) has recently received a lot of interest from both academia and industry researchers, primarily because of their major impact on the improvement of the performance of wireless sensor networks (WSNs). In this paper, we present the development of three different radiofrequency envelope detection (RFED) based WuRs operating at the 868 MHz industrial, scientific and medical (ISM) band. These circuits can find application in densely populated WSNs, which are fundamental components of Internet-of-Things (IoT) or Internet-of-Everything (IoE) applications. The aim of this work is to provide circuits with high integrability and a low cost-per-node, so as to facilitate the implementation of sensor nodes in low-cost IoT applications. In order to demonstrate the feasibility of implementing a WuR with commercially available off-chip components, the design of an RFED WuR in a PCB mount is presented. The circuit is validated in a real scenario by testing the WuR in a system with a pattern recognizer (AS3933), an MCU (MSP430G2553 from TI), a transceiver (CC1101 from TI) and a T/R switch (ADG918). The WuR has no active components and features a sensitivity of about -50 dBm, with a total size of 22.5 x 51.8 mm(2). To facilitate the integration of the WuR in compact systems and low-cost applications, two designs in a commercial UMC 65 nm CMOS process are also explored. Firstly, an RFED WuR with integrated transformer providing a passive voltage gain of 18 dB is demonstrated. The circuit achieves a sensitivity as low as -62 dBm and a power consumption of only 528 nW, with a total area of 634 x 391 mu m(2). Secondly, so as to reduce the area of the circuit, a design of a tuned-RF WuR with integrated current-reuse active inductor is presented. In this case, the WuR features a sensitivity of -55 dBm with a power consumption of 43.5 mu W and a total area of 272 x 464 mu m(2), obtaining a significant area reduction at the expense of higher power consumption. The alternatives presented show a very low die footprint with a performance in line with most of the state-of-the-art contributions, making the topologies attractive in scenarios where high integrability and low cost-per-node are necessary.
引用
收藏
页码:1 / 16
页数:16
相关论文
共 50 条
  • [1] A Low-Power WLAN CMOS LNA for Wireless Sensor Network Wake-Up Receiver Applications
    Bouraoui, Mariem
    Neifar, Amel
    Barraj, Imen
    Masmoudi, Mohamed
    [J]. JOURNAL OF SENSORS, 2023, 2023
  • [2] A Low-Cost and Low-Power 2.4 GHz Wake-Up Receiver
    Yi, Bobo
    Wang, Fuwei
    Huang, Chao
    Cao, Xianglin
    Li, Ke
    [J]. 2022 IEEE 10TH ASIA-PACIFIC CONFERENCE ON ANTENNAS AND PROPAGATION, APCAP, 2022,
  • [3] Design, Development, and Performance Evaluation of a Low-Cost, Low-Power Wake-Up Radio System for Wireless Sensor Networks
    Oller, Joaquim
    Demirkol, Ilker
    Casademont, Jordi
    Paradells, Josep
    [J]. ACM TRANSACTIONS ON SENSOR NETWORKS, 2013, 10 (01)
  • [4] Low-Cost Wake-Up Receiver for RF Energy Harvesting Wireless Sensor Networks
    Kaushik, K.
    Mishra, Deepak
    De, Swades
    Chowdhury, Kaushik Roy
    Heinzelman, Wendi
    [J]. IEEE SENSORS JOURNAL, 2016, 16 (16) : 6270 - 6278
  • [5] Low-power wake-up receiver with subthreshold CMOS circuits for wireless sensor networks
    Kazuhiro Takahagi
    Hiromichi Matsushita
    Tomoki Iida
    Masayuki Ikebe
    Yoshihito Amemiya
    Eiichi Sano
    [J]. Analog Integrated Circuits and Signal Processing, 2013, 75 : 199 - 205
  • [6] Low-power wake-up receiver with subthreshold CMOS circuits for wireless sensor networks
    Takahagi, Kazuhiro
    Matsushita, Hiromichi
    Iida, Tomoki
    Ikebe, Masayuki
    Amemiya, Yoshihito
    Sano, Eiichi
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 75 (02) : 199 - 205
  • [7] Modeling, design and implementation of a low-power FPGA based asynchronous wake-up receiver for wireless applications
    Pons Jean-François
    Brault Jean-Jules
    Savaria Yvon
    [J]. Analog Integrated Circuits and Signal Processing, 2013, 77 : 169 - 182
  • [8] Modeling, design and implementation of a low-power FPGA based asynchronous wake-up receiver for wireless applications
    Jean-Francois, Pons
    Jean-Jules, Brault
    Yvon, Savaria
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 77 (02) : 169 - 182
  • [9] Low-Power Wake-Up Radio for Wireless Sensor Networks
    Philippe Le-Huy
    Sébastien Roy
    [J]. Mobile Networks and Applications, 2010, 15 : 226 - 236
  • [10] Low-Power Wake-Up Radio for Wireless Sensor Networks
    Le-Huy, Philippe
    Roy, Sebastien
    [J]. MOBILE NETWORKS & APPLICATIONS, 2010, 15 (02): : 226 - 236