McPAT-Monolithic: An Area/Power/Timing Architecture Modeling Framework for 3-D Hybrid Monolithic Multicore Systems

被引:14
|
作者
Guler, Abdullah [1 ]
Jha, Niraj K. [1 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
基金
美国国家科学基金会;
关键词
Multicore processing; Integrated circuit modeling; FinFETs; Power demand; Tools; Logic gates; Area; timing; power models; hybrid floorplanning; McPAT; monolithic three-dimensional integrated circuits (3-D ICs); multicore designs; DESIGN; OPTIMIZATION;
D O I
10.1109/TVLSI.2020.3002723
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional integrated circuits (3-D ICs) have the potential to push Moore's law further by accommodating more transistors per unit footprint area along with a reduction in power consumption, interconnect length, and the number of repeaters. Monolithic 3-D integration is particularly promising in this regard as it offers a very high connectivity between vertical transistor layers owing to its nanoscale monolithic intertier vias. Monolithic integration can be realized at block-, gate-, and transistor-level granularity. A hybrid monolithic (HM) design aims to further optimize area, power, and performance of the chip by combining different monolithic styles. In this article, we introduce McPAT-monolithic, a framework for modeling HM multicore architectures. We use the OpenSPARC T2 processor as a case study to compare different monolithic implementation styles and explore the benefits of HM design. Our simulations show that, under the same timing constraint, an HM design offers 47.2% reduction in footprint area and 5.3% in power consumption compared to a 2-D design at the cost of slightly higher on-chip temperature.
引用
收藏
页码:2146 / 2156
页数:11
相关论文
共 37 条
  • [1] The McPAT Framework for Multicore and Manycore Architectures: Simultaneously Modeling Power, Area, and Timing
    Li, Sheng
    Ahn, Jung Ho
    Strong, Richard D.
    Brockman, Jay B.
    Tullsen, Dean M.
    Jouppi, Norman P.
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2013, 10 (01)
  • [2] Hybrid Monolithic 3-D IC Floorplanner
    Guler, Abdullah
    Jha, Niraj K.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 1868 - 1880
  • [3] A Monolithic 3D Hybrid Architecture for Energy-Efficient Computation
    Yu, Ye
    Jha, Niraj K.
    IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2018, 4 (04): : 533 - 547
  • [4] Comprehensive Modeling of Switching Behavior in BEOL FeFET for Monolithic 3-D Integration
    Kumar, Shubham
    Thomann, Simon
    Prakash, Om
    Ni, Kai
    Chauhan, Yogesh Singh
    Amrouch, Hussam
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 368 - 373
  • [5] Fully Monolithic Cellular Buck Converter Design for 3-D Power Delivery
    Sun, Jian
    Giuliano, David
    Devarajan, Siddharth
    Lu, Jian-Qiang
    Chow, T. Paul
    Gutmann, Ronald J.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (03) : 447 - 451
  • [6] Ultra Low Power 3-D Flow Meter in Monolithic SOI Technology
    Andre, N.
    Rue, B.
    Scheen, G.
    Francis, L. A.
    Flandre, D.
    Raskin, J. -P.
    ADVANCED SEMICONDUCTOR-ON-INSULATOR TECHNOLOGY AND RELATED PHYSICS 15, 2011, 35 (05): : 319 - 324
  • [7] A PPA Study for Heterogeneous 3-D IC Options: Monolithic, Hybrid Bonding, and Microbumping
    Kim, Jinwoo
    Zhu, Lingjun
    Torun, Hakki Mert
    Swaminathan, Madhavan
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (03) : 401 - 412
  • [8] Adaptive Regression-Based Thermal Modeling and Optimization for Monolithic 3-D ICs
    Samal, Sandeep Kumar
    Panth, Shreepad
    Samadi, Kambiz
    Saeidi, Mehdi
    Du, Yang
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (10) : 1707 - 1720
  • [9] Parameter Extraction and Power/Performance Analysis of Monolithic 3-D Inverter (M3INV)
    Ahn, Tae Jun
    Perumal, Rakesh
    Lim, Sung Kyu
    Yu, Yun Seop
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (02) : 1006 - 1011
  • [10] System-Level Power Delivery Network Analysis and Optimization for Monolithic 3-D ICs
    Chang, Kyungwook
    Das, Shidhartha
    Sinha, Saurabh
    Cline, Brian
    Yeric, Greg
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (04) : 888 - 898