Study on Multiple Image Processing Hardware System Based on DSP

被引:0
|
作者
Zhu, Junchao [1 ]
Li, Yongchen [1 ]
Ma, Zhijun [2 ]
Jiao, Yingkui [2 ]
Zhang, Baofeng [2 ]
机构
[1] Tianjin Univ Technol, Tianjin Key Lab Control Theory & Applicat Complic, Tianjin 300384, Peoples R China
[2] Tianjin Univ Technol, Sch Elect Engn, Tianjin 300384, Peoples R China
关键词
Embedded system; DSP; FPGA; Combined fisheye lens; Ping-pong caching;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the hardware system scheme of multi-channel image processing based on DSP, with DSP as the core control of FPGA and CMOS, responsible for the overall scheduling system, using FPGA as coprocessor responsible for the collection of the original image information from CMOS. This paper combines the fisheye lens to obtain the complete original image for panoramic vision and stereo vision requirement. FPGA is used to design the SRAM cache controller based on Ping-pong mechanism. The data exchanging between DSP and FPGA are completed in EDMA model of DSP. Asynchronous FIFO is applied to solve the problem of cross clock domain. Experiments show that the system can be realized in the image data acquisition speed of 45 frames per second and the output of PAL style distortion fisheye image.
引用
收藏
页码:1844 / 1849
页数:6
相关论文
共 50 条
  • [1] Hardware Design of Signal Processing System Based on DSP
    Ming, Hou
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS, 2009, : 834 - 837
  • [2] Hardware Design of Signal Processing System Based on DSP
    Ming, Hou
    [J]. ICECT: 2009 INTERNATIONAL CONFERENCE ON ELECTRONIC COMPUTER TECHNOLOGY, PROCEEDINGS, 2009, : 710 - 713
  • [3] Study on an embedded image processing system based on CPLD and DSP
    Dai, SS
    Zhang, Y
    [J]. ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 6, 2005, : 391 - 393
  • [4] System for image processing and displaying based on DSP
    Mao, XY
    Yang, SX
    Mo, B
    [J]. ISTM/2003: 5TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-6, CONFERENCE PROCEEDINGS, 2003, : 1808 - 1810
  • [5] AN SIMD MULTIPLE DSP MICROPROCESSOR SYSTEM FOR IMAGE-PROCESSING
    RAJA, PVR
    GANESAN, S
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 1991, 15 (09) : 493 - 501
  • [6] A parallel image processing system based on DSP Arrays
    Zhi, L
    Wei, Z
    Shu, C
    [J]. DCABES 2004, Proceedings, Vols, 1 and 2, 2004, : 915 - 916
  • [7] Design of Image Processing System Based on DSP Core
    Zeng, Jing
    [J]. 2022 IEEE 5TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION ENGINEERING, ICECE, 2022, : 193 - 196
  • [8] Development of image processing system based on DSP and FPGA
    Duan Jinghong
    Deng Yaling
    Liang Kun
    [J]. ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL II, 2007, : 791 - 794
  • [9] Study of real-time image tracking processing system based on DSP
    Liu, Quan
    Li, Hui
    Song, Nannan
    [J]. ISTM/2007: 7TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-7, CONFERENCE PROCEEDINGS, 2007, : 1797 - 1800
  • [10] Hardware Design of Image Processing System based on EMCCD
    He, Wenke
    Li, Xuwen
    Wu, Qiang
    [J]. PROCEEDINGS OF THE 2017 5TH INTERNATIONAL CONFERENCE ON FRONTIERS OF MANUFACTURING SCIENCE AND MEASURING TECHNOLOGY (FMSMT 2017), 2017, 130 : 1544 - 1549