Low complexity bit parallel architectures for polynomial basis multiplication over GF(2m)

被引:174
|
作者
Reyhani-Masoleh, A [1 ]
Hasan, MA
机构
[1] Univ Waterloo, Ctr Appl Cryptog Res, Dept Combinator & Optimizat, Waterloo, ON N2L 3G1, Canada
[2] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
finite or Galois field; Mastrovito multiplier; all-one polynomial; polynomial basis; trinomial; pentanomial and equally-spaced polynomial;
D O I
10.1109/TC.2004.47
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Representing the field elements with respect to the polynomial ( or standard) basis, we consider bit parallel architectures for multiplication over the finite field GF(2(m)). In this effect, first we derive a new formulation for polynomial basis multiplication in terms of the reduction matrix Q. The main advantage of this new formulation is that it can be used with any field defining irreducible polynomial. Using this formulation, we then develop a generalized architecture for the multiplier and analyze the time and gate complexities of the proposed multiplier as a function of degree m and the reduction matrix Q. To the best of our knowledge, this is the first time that these complexities are given in terms of Q. Unlike most other articles on bit parallel finite field multipliers, here we also consider the number of signals to be routed in hardware implementation and we show that, compared to the well-known Mastrovito's multiplier, the proposed architecture has fewer routed signals. In this article, the proposed generalized architecture is further optimized for three special types of polynomials, namely, equally spaced polynomials, trinomials, and pentanomials. We have obtained explicit formulas and complexities of the multipliers for these three special irreducible polynomials. This makes it very easy for a designer to implement the proposed multipliers using hardware description languages like VHDL and Verilog with minimum knowledge of finite field arithmetic.
引用
收藏
页码:945 / 959
页数:15
相关论文
共 50 条
  • [1] Polynomial Basis Multiplication over GF(2m)
    Serdar S. Erdem
    Tuğrul Yanık
    Çetin K. Koç
    [J]. Acta Applicandae Mathematica, 2006, 93 : 33 - 55
  • [2] Polynomial basis multiplication over GF(2m)
    Erdem, Serdar S.
    Yamk, Tugrul
    Koc, Cetin K.
    [J]. ACTA APPLICANDAE MATHEMATICAE, 2006, 93 (1-3) : 33 - 55
  • [3] Efficient implementation of bit-parallel fault tolerant polynomial basis multiplication and squaring over GF(2m)
    Rashidi, Bahram
    Sayedi, Sayed Masoud
    Farashahi, Reza Rezaeian
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2016, 10 (01): : 18 - 29
  • [4] A systolic bit-parallel multiplier with flexible latency and complexity over GF(2m) using polynomial basis
    Zhang, Jingxian
    Song, Zheng
    Hu, Qingsheng
    [J]. ADVANCED MATERIALS AND ENGINEERING MATERIALS, PTS 1 AND 2, 2012, 457-458 : 848 - 855
  • [5] Error Detecting Dual Basis Bit Parallel Systolic Multiplication Architecture over GF(2m)
    Singh, A. K.
    Bera, Asish
    Rahaman, H.
    Mathew, J.
    Pradhan, D. K.
    [J]. IEEE CIRCUITS AND SYSTEMS INTERNATIONAL CONFERENCE ON TESTING AND DIAGNOSIS, 2009, : 451 - 454
  • [6] A novel approach for multiplication over GF(2m) in Polynomial Basis representation
    Zadeh, Abdulah Abdulah
    [J]. ARES 2008: PROCEEDINGS OF THE THIRD INTERNATIONAL CONFERENCE ON AVAILABILITY, SECURITY AND RELIABILITY, 2008, : 1346 - 1351
  • [7] Low complexity architecture of bit parallel multipliers for GF(2m)
    Shou, G.
    Mao, Z.
    Hu, Y.
    Guo, Z.
    Qian, Z.
    [J]. ELECTRONICS LETTERS, 2010, 46 (19) : 1326 - 1327
  • [8] New Bit-Parallel Systolic Architectures for Computing Multiplication, Multiplicative Inversion and Division in GF(2m) Under Polynomial Basis and Normal Basis Representations
    Lee, Chiou-Yng
    Chiou, Che Wun
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 52 (03): : 313 - 324
  • [9] New Bit-Parallel Systolic Architectures for Computing Multiplication, Multiplicative Inversion and Division in GF(2m) Under Polynomial Basis and Normal Basis Representations
    Chiou-Yng Lee
    Che Wun Chiou
    [J]. Journal of Signal Processing Systems, 2008, 52 (3) : 313 - 324
  • [10] Low-complexity Parallel and Serial Systolic Architectures for AB2 Multiplication in GF(2m)
    Kim, Kee-Won
    Lee, Won-Jin
    [J]. IETE TECHNICAL REVIEW, 2013, 30 (02) : 134 - 141