Design and analysis of crossbar architecture based on complementary resistive switching non-volatile memory cells

被引:18
|
作者
Zhao, W. S. [1 ,2 ]
Portal, J. M. [3 ]
Kang, W. [1 ,2 ,4 ]
Moreau, M. [3 ]
Zhang, Y. [1 ,2 ]
Aziza, H. [3 ]
Klein, J. -O [1 ,2 ]
Wang, Z. H. [1 ,2 ]
Querlioz, D. [1 ,2 ]
Deleruyelle, D. [3 ]
Bocquet, M. [3 ]
Ravelosona, D. [1 ,2 ]
Muller, C. [3 ]
Chappert, C. [1 ,2 ]
机构
[1] Univ Paris 11, IEF, F-91405 Orsay, France
[2] CNRS, UMR8622, F-91405 Orsay, France
[3] Aix Marseille Univ, IM2NP, UMR CNRS 7334, Marseille, France
[4] Beihang Univ, Dept Elect Engn, Beijing 100191, Peoples R China
关键词
Crossbar array; Resistive switching; Complementary cell; Non-volatile; Sneak current mitigation; Parallel sensing; Performance analysis;
D O I
10.1016/j.jpdc.2013.08.004
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Emerging non-volatile memories (e.g. STT-MRAM, OxRRAM and CBRAM) based on resistive switching are under intense research and development investigation by both academics and industries. They provide high performance such as fast write/read speed, low power and good endurance (e.g. >10(12)), and could be used as both computing and storage memories beyond flash memories. However the conventional access architecture based on 1 transistor I memory cell limits its storage density as the selection transistor should be large enough to ensure enough current for the switching operation. This paper presents the design and analysis of crossbar architecture based on complementary resistive switching non-volatile memory cells with a particular focus on reliability and power performance investigation. This architecture allows fewer selection transistors, and minimum contacts between memory cells and CMOS control circuits. The complementary cell and parallel data sensing mitigate the impact of sneak currents in the crossbar architecture and provide fast data access for computing purpose. We perform transient and statistical simulations based on two memory technologies: SIT-MRAM and OxRRAM to validate the functionality of this design by using CMOS 40 nm design kit and memory compact models, which were developed based on relative physics and experimental parameters. (C) 2013 Elsevier Inc. All rights reserved.
引用
收藏
页码:2484 / 2496
页数:13
相关论文
共 50 条
  • [1] Non-volatile memory concepts based on resistive switching
    Waser, R.
    [J]. 2007 SIXTEENTH IEEE INTERNATIONAL SYMPOSIUM ON THE APPLICATIONS OF FERROELECTRICS, VOLS 1 AND 2, 2007, : 43 - 45
  • [2] Crossbar Architecture Based on 2R Complementary Resistive Switching Memory Cell
    Zhao, W. S.
    Zhang, Y.
    Klein, J. O.
    Querlioz, D.
    Chabi, D.
    Ravelosona, D.
    Chappert, C.
    Portal, J. M.
    Bocquet, M.
    Aziza, H.
    Deleruyelle, D.
    Muller, C.
    [J]. PROCEEDINGS OF THE 2012 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2012, : 85 - 92
  • [3] Non-volatile resistive switching for advanced memory applications
    Chen, A
    Haddad, S
    Wu, YC
    Fang, TN
    Lan, Z
    Avanzino, S
    Pangrle, S
    Buynoski, M
    Rathor, M
    Cai, WD
    Tripsas, N
    Bill, C
    VanBuskirk, M
    Taguchi, M
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 765 - 768
  • [4] Modeling and design of a Mott selector for a ReRAM-based non-volatile memory cell in a crossbar architecture
    Mohammadreza Farjadian
    Majid Shalchian
    [J]. Journal of Computational Electronics, 2022, 21 : 535 - 549
  • [5] Modeling and design of a Mott selector for a ReRAM-based non-volatile memory cell in a crossbar architecture
    Farjadian, Mohammadreza
    Shalchian, Majid
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2022, 21 (02) : 535 - 549
  • [6] Synchronous Non-Volatile Logic Gate Design Based on Resistive Switching Memories
    Zhao, Weisheng
    Moreau, Mathieu
    Deng, Erya
    Zhang, Yue
    Portal, Jean-Michel
    Klein, Jacques-Olivier
    Bocquet, Marc
    Aziza, Hassen
    Deleruyelle, Damien
    Muller, Christophe
    Querlioz, Damien
    Ben Romdhane, Nesrine
    Ravelosona, Dafine
    Chappert, Claude
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (02) : 443 - 454
  • [7] Ultra-low power non-volatile resistive crossbar memory based on pull up resistors
    Ali, Shawkat
    Bae, Jinho
    Lee, Chong Hyun
    Shin, Sangho
    Kobayashi, Nobuhiko P.
    [J]. ORGANIC ELECTRONICS, 2017, 41 : 73 - 78
  • [8] Design of Non-volatile Capacitive Crossbar Array for In-Memory Computing
    Luo, Yuan-Chun
    Lu, Anni
    Hur, Jae
    Li, Shaolan
    Yu, Shimeng
    [J]. 2021 IEEE INTERNATIONAL MEMORY WORKSHOP (IMW), 2021, : 123 - 126
  • [9] Resistive switching in ZnO/MoOx bilayer for non-volatile memory applications
    Manoj, Sandra
    Sharon, Antony
    Subin, P. S.
    Antony, Aldrin
    [J]. JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2023, 34 (19)
  • [10] Resistive switching in ZnO/MoOx bilayer for non-volatile memory applications
    Sandra Manoj
    Antony Sharon
    P. S. Subin
    Aldrin Antony
    [J]. Journal of Materials Science: Materials in Electronics, 2023, 34