Cross-Coupled Dynamic CMOS Latches: Scalability Analysis

被引:1
|
作者
Mehra, Rishab [1 ]
Kumari, Sarita [1 ]
Islam, Aminul [1 ]
机构
[1] Birla Inst Technol, Dept Elect & Commun Engn, Ranchi 835215, Jharkhand, India
关键词
Power dissipation; Switching; Latch; Scalability; Delay; DELAY-AREA DOMAIN; IMPACT; SPEED;
D O I
10.1007/978-981-10-2035-3_31
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper primarily focuses on the power dissipation of cross coupled CMOS dynamic latches and also takes the technology scalability of the design into account. Mainly 3 topologies namely the Cascade Voltage Switch Logic (CVSL), Dynamic Single Transistor Clocked (DSTC) and Dynamic Ratio Insensitive (DRIS) have been investigated. A comparative study is provided which validates the suitability of the above latches for high-speed low power applications. Further, a brief account regarding the use of these latches for the design of high speed edge triggered flip-flops is also provided. The simulations results have been extensively verified on SPICE simulator using TSMC's industry standard 180 nm technology model parameters and the technology scalability is tested with 22 nm predictive technology model developed by Nanoscale Integration and Modeling (NIMO) Group of Arizona State University (ASU).
引用
收藏
页码:307 / 315
页数:9
相关论文
共 50 条
  • [1] Cross-Coupled Dynamic CMOS Latches: Robustness Study of Timing
    Mehra, Rishab
    Sourav, Swapnil
    Islam, Aminul
    PROCEEDINGS OF THE FIRST INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND COMMUNICATION, 2017, 458 : 317 - 325
  • [2] A 0.6V, 1.3GHZ DYNAMIC COMPARATOR WITH CROSS-COUPLED LATCHES
    Kuo, Bo-Jyun
    Chen, Bo-Wei
    Tsai, Chia-Ming
    2015 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2015,
  • [3] Design of a CMOS cross-coupled voltage doubler
    Rodriguez, Luis
    Raygada, Erick
    Silva, Carlos
    Saldana, Julio
    PROCEEDINGS OF THE 2016 IEEE ANDESCON, 2016,
  • [4] Cascode Cross-Coupled Stage High-Speed Dynamic Comparator in 65 nm CMOS
    Krishna, Komala
    Nambath, Nandakumar
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (07) : 1083 - 1086
  • [5] High-speed cascode cross-coupled CMOS dynamic comparator with auxiliary inverter pair
    Krishna, Komala
    Nambath, Nandakumar
    MICROELECTRONICS JOURNAL, 2024, 149
  • [6] Capacitance and Bandwidth Tradeoffs in a Cross-Coupled CMOS Negative Capacitor
    Kshatri, Varun S.
    Covington, John M. C., III
    Shehan, Joshua W.
    Weldon, Thomas P.
    Adams, Ryan S.
    2013 PROCEEDINGS OF IEEE SOUTHEASTCON, 2013,
  • [7] A Cross-Coupled CMOS Negative Capacitor for Wideband Metamaterial Applications
    Covington, John M. C., III
    Smith, Kathryn L.
    Kshatri, Varun S.
    Shehan, Joshua W.
    Weldon, Thomas P.
    Adams, Ryan S.
    IEEE SOUTHEASTCON 2014, 2014,
  • [8] Switched inductor dual-band CMOS cross-coupled VCO
    Sheng-Lyang Jang
    Jhin-Fang Huang
    Yu-Shen Lin
    Chia-Wei Chang
    Analog Integrated Circuits and Signal Processing, 2013, 74 : 527 - 532
  • [9] Frequency of oscillation of a cross-coupled CMOS VCO with resistor tail biasing
    Milicevic, Sinisa
    MacEachern, Leonard
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 420 - 423
  • [10] A CMOS Complementary Common Gate Capacitive Cross-Coupled Frequency Doubler
    Jang, Junyoung
    Lim, Hyunwoong
    Kim, Tae Wook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (09) : 3694 - 3698