A 25-gb/s CDR in 90-nm CMOS for high-density interconnects

被引:50
|
作者
Kromer, Christian [1 ]
Sialm, Gion
Menolfi, Christian
Schmatz, Martin
Ellinger, Frank
Jackel, Heinz
机构
[1] ETH, Swiss Fed Inst Technol, CH-8092 Zurich, Switzerland
[2] IBM Res, Zurich Res Lab, CH-8803 Ruschlikon, Switzerland
关键词
bang-bang CDR; clock and data recovery (CDR); CMOS; current-mode logic (CML); data communication; high-speed integrated circuits; phase-locked loops (PLL); synchronization;
D O I
10.1109/JSSC.2006.884389
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a clock-and-data recovery (CDR) for pseudo-synchronous high-density link applications. The CDR is a first-order bang-bang (BB) topology implemented in a standard CMOS process and consists of a phase interpolator, a linear half-rate phase detector, an analog filter followed by a limiter and a digital loop filter operating at a reduced clock rate. A detailed BB CDR analysis derives the maximum tracking range, slew-rate limited jitter tolerance and maximum loop delay. The circuit is optimized for high speed as well as low area and power consumption. The CDR operates from 8-28 Gb/s at a BER of < 10(-12) and tracks frequency deviations between the incoming data and the reference clock of up to 122 ppm. The sinusoidal jitter tolerance is > 0.35 UIpp for jitter frequencies <= 100 MHz and the to jitter of the recovered half-rate output data amounts to 0.22 UIpp at a BER = 10(-12). The core CDR circuit occupies a chip area of 0.07 mm(2) and consumes 98 mW from a 1.1-V supply.
引用
收藏
页码:2921 / 2929
页数:9
相关论文
共 50 条
  • [1] VCSEL driver with synthesis of 25-Gb/s PAM-4 signal in 90-nm CMOS technology
    Jau-Ji Jou
    Tien-Tsorng Shih
    Tsung-Yen Wu
    [J]. Analog Integrated Circuits and Signal Processing, 2023, 114 : 379 - 386
  • [2] VCSEL driver with synthesis of 25-Gb/s PAM-4 signal in 90-nm CMOS technology
    Jou, Jau-Ji
    Shih, Tien-Tsorng
    Wu, Tsung-Yen
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2023, 114 (03) : 379 - 386
  • [3] 25-Gb/s 6.5-pJ/bit 90-nm CMOS-Driven Multimode Optical Link
    Schow, Clint L.
    Rylyakov, Alexander V.
    Baks, Christian
    Doany, Fuad E.
    Kash, Jeff A.
    [J]. IEEE PHOTONICS TECHNOLOGY LETTERS, 2012, 24 (10) : 824 - 826
  • [4] Design of a 25-Gb/s PAM-4 VCSEL Diode Driver with an Equalizer in 90-nm CMOS technology
    Wu, Tsung-Yen
    Jou, Jau-Ji
    Shih, Tien-Tsorng
    Chiang, Po-Jui
    Wu, Yaw-Dung
    [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [5] A 25-Gb/s 5-mW CMOS CDR/Deserializer
    Jung, Jun Won
    Razavi, Behzad
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (03) : 684 - 697
  • [6] Low power sampling latch for up to 25 Gb/s 2x oversampling CDR in 90-nm CMOS
    von Bueren, G.
    Rodoni, L.
    Kromer, C.
    Jaeckel, H.
    Huber, A.
    T., Morf
    [J]. ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 106 - +
  • [7] Inductorless Broadband Transimpedance Amplifier for 25-Gb/s NRZ and 50-Gb/s PAM-4 Operations in a 90-nm CMOS Technology
    Jou, Jau-Ji
    Shih, Tien-Tsorng
    Peng, Chih-Chen
    Hsu, Hao-Wen
    Ye, Xuan-Yi
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (05) : 304 - 310
  • [8] A 40-Gb/s decision circuit in 90-nm CMOS
    Chalvatzis, T.
    Yau, K. H. K.
    Schvan, P.
    Yang, M. T.
    Voinigescu, S. P.
    [J]. ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 512 - +
  • [9] High-speed transmitters in 90nm CMOS for high-density optical interconnects
    Palermo, Samuel
    Horowitz, Mark
    [J]. ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 508 - +
  • [10] 25-Gb/s Clocked Pluggable Optics for High-Density Data Center Interconnections
    Jeong, Gyu-Seob
    Hwang, Jeongho
    Choi, Hong-Seok
    Do, Hyungrok
    Koh, Daehyun
    Yun, Daeyoung
    Lee, Jinhyung
    Park, Kwanseo
    Ko, Han-Gon
    Lee, Kwangho
    Joo, Jiho
    Kim, Gyungock
    Jeong, Deog-Kyoon
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (10) : 1395 - 1399