Hardware design and verification techniques for Giga-bit Forward-Error Correction systems on FPGAs

被引:0
|
作者
Mahdi, A. [1 ]
Sakellariou, P. [1 ]
Kanistras, N. [1 ]
Tsatsaragkos, I. [1 ]
Paliouras, V. [1 ]
机构
[1] Univ Patras, Elect & Comp Engn Dept, Patras 26500, Greece
关键词
LDPC encoding-decoding; low Bit Error Rate; parity check-matrix; Gbit application; hardware architecture; FPGA prototyping;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Contemporary and next-generation wireless, wired and optical telecommunication systems rely on sophisticated forward error-correction (FEC) schemes to facilitate operation at particularly low Bit Error Rate (BER). The ever increasing demand for high information throughput rate, combined with requirements for moderate cost and low-power operation, renders the design of FEC systems a challenging task. The definition of the parity check matrix of an LDPC code is a crucial task as it defines both the computational complexity of the decoder and the error correction capabilities. However, the characterization of the corresponding code at low BER is a computationally intensive task that cannot be carried out with software simulation. We here demonstrate procedures that involve hardware acceleration to facilitate code design. In addition to code design, verification of operation at low BER requires strategies to prove correct operation of hardware, thus rendering FPGA prototyping a necessity. This paper demonstrates design techniques and verification strategies that allow proof of operation of a gigabit-rate FEC system at low BER, exploiting the state-of-the-art Virtex-7 technology. It is shown that by occupying up to 70% - 80% percent of slices on a Virtex-7 XC7V485T device, iterative decoding at gigabit rate can be verified.
引用
收藏
页码:89 / 92
页数:4
相关论文
共 13 条
  • [1] Design of a giga-bit hardware accelerator for the iSCSI initiator
    Chen, Chung-Ho
    Chung, Yi-Cheng
    Wang, Chen-Hua
    Chen, Han-Chiang
    [J]. 31ST IEEE CONFERENCE ON LOCAL COMPUTER NETWORKS, PROCEEDINGS, 2006, : 257 - +
  • [2] Low cost Decision Feedback Equalizer (DFE) design for giga-bit systems
    Lin, CH
    Wu, AY
    [J]. 2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 1001 - 1004
  • [3] Parametric gain in the strongly nonlinear regime and its impact on 10-Gb/s NRZ systems with forward-error correction
    Serena, P
    Bononi, A
    Antona, JC
    Bigo, S
    [J]. JOURNAL OF LIGHTWAVE TECHNOLOGY, 2005, 23 (08) : 2352 - 2363
  • [4] Forward error correction techniques in long-haul optical transmission systems
    Kidorf, HD
    Lucero, A
    Cai, JX
    Lenner, G
    Kerfoot, FW
    Davidson, CR
    Cai, Y
    Li, J
    Chen, J
    Nissov, M
    Pilipetskii, A
    [J]. LEOS 2001: 14TH ANNUAL MEETING OF THE IEEE LASERS & ELECTRO-OPTICS SOCIETY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 477 - 478
  • [5] On Joint Design of Probabilistic Shaping and Forward Error Correction for Optical Systems
    Bocherer, Georg
    [J]. 2018 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXPOSITION (OFC), 2018,
  • [6] Forward error correction (FEC) techniques in long-haul optical transmission systems
    Ramanujam, N
    Puc, AB
    Lenner, G
    Kidorf, HD
    Davidson, CR
    Hayee, I
    Cai, JX
    Nissov, M
    Pilipetskii, A
    Rivers, C
    Bergano, NS
    [J]. LEOS 2000 - IEEE ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS. 1 & 2, 2000, : 405 - 406
  • [7] Design and verification of two-level error correction coding scheme for stoage systems
    Luo J.
    Zhao S.
    Qin L.
    Wang G.
    Liu X.
    [J]. Hangkong Xuebao/Acta Aeronautica et Astronautica Sinica, 2019, 40 (12):
  • [8] Design techniques for bit-parallel galois field multipliers with on-line single error correction and double error detection
    Mathew, Jimson
    Jabir, Abusaleh M.
    Pradhan, Dhiraj K.
    [J]. 14TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2008, : 16 - +
  • [9] Statistical design of Polarization Mode Dispersion on high-speed transmission systems with Forward Error Correction
    Tomizawa, M
    Kisaka, Y
    Ono, T
    Miyamoto, Y
    Tada, Y
    [J]. IEICE TRANSACTIONS ON COMMUNICATIONS, 2002, E85B (02) : 454 - 462
  • [10] A 3-bit soft-decision IC for powerful forward error correction in 10-Gb/s optical communication systems
    Tagami, H
    Kobayashi, T
    Miyata, Y
    Ouchi, K
    Sawada, K
    Kubo, K
    Kuno, K
    Yoshida, H
    Shimizu, K
    Mizuochi, T
    Motoshima, K
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (08) : 1695 - 1705