Design of compactors for signature-analyzers in built-in self-test

被引:56
|
作者
Wohl, P [1 ]
Waicukauski, JA [1 ]
Williams, TW [1 ]
机构
[1] Synopsys Inc, Williston, VT 05495 USA
关键词
D O I
10.1109/TEST.2001.966618
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Originally developed decades ago, logic built-in self-test (BIST) evolved and is now increasingly being adopted to cope with rapid growth in design size and complexity. Compared to deterministic pattern test, logic BIST requires many more test patterns, and therefore, increased test time unless many more internal scan chains can be shifted in parallel. To match this large number of scan chains, the width of the signature analyzer would have to be enlarged, which would result in large area overhead and signature storage space. Instead, a combinational space-compactor is inserted between the scan chain outputs and the signature analyzer inputs. However, the compactor may deteriorate the ability to test and diagnose the design. This paper analyzes how compactors affect test and diagnosis and shows that compactors can be designed to actually improve the testability of certain faults, while providing full diagnosis capability. Algorithms that allow automated design of optimal compactors are presented and results are discussed.
引用
收藏
页码:54 / 63
页数:10
相关论文
共 50 条
  • [1] BUILT-IN CHECKING OF THE CORRECT SELF-TEST SIGNATURE
    MCANNEY, WH
    SAVIR, J
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (09) : 1142 - 1145
  • [2] Built-in self-test
    Zorian, Y
    [J]. MICROELECTRONIC ENGINEERING, 1999, 49 (1-2) : 135 - 138
  • [3] Design of optimal linear space compactors for built-in self test
    Chakrabarty, K
    [J]. WHERE INSTRUMENTATION IS GOING - CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 1998, : 413 - 418
  • [4] IMPLEMENTING A BUILT-IN SELF-TEST PLA DESIGN
    TREUER, R
    FUJIWARA, H
    AGARWAL, VK
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (02): : 37 - 48
  • [5] BUILT-IN SELF-TEST DESIGN OF SEMICONDUCTOR MEMORY
    RAJASHEKHARA, TN
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 70 (03) : 645 - 649
  • [6] Syndrome signature in output compaction for VLSI built-in self-test
    Das, SR
    Goel, N
    Jone, WB
    Nayak, AR
    [J]. VLSI DESIGN, 1998, 7 (02) : 191 - 201
  • [7] On Built-In Self-Test for Adders
    Pulukuri, Mary D.
    Stroud, Charles E.
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (06): : 343 - 346
  • [8] On Built-In Self-Test for Multipliers
    Pulukuri, Mary D.
    Starr, George J.
    Stroud, Charles E.
    [J]. IEEE SOUTHEASTCON 2010: ENERGIZING OUR FUTURE, 2010, : 25 - 28
  • [9] BUILT-IN SELF-TEST STRUCTURES
    MCCLUSKEY, EJ
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (02): : 29 - 36
  • [10] Economics of built-in self-test
    Ungar, LY
    Ambler, T
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2001, 18 (05): : 70 - 79