Efficient Bit-Parallel Multipliers in Composite Fields

被引:0
|
作者
Lee, Chiou-Yng [1 ]
Meher, Pramod Kumar [2 ]
机构
[1] Lunghwa Univ Sci & Technol, Gueishan, Taiwan
[2] Nanyang Technol Univ, Sch Comp Engn, Singapore 639798, Singapore
关键词
permutation polynomial; finite field arithmetic; cryptography;
D O I
10.1109/APSCC.2008.103
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Hardware implementation of multiplication in finite field GF(2(m)) based on sparse polynomials is found to be advantageous in terms of space-complexity as well as the time-complexity. In order to design multipliers for the composite fields, we have found another permutation polynomial to convert irreducible polynomials into like-trinomials of the forms(x(2)+ x + 1)(m) + (x(2) + x + 1)(n) + 1, (x(2) + x)(m) + (x(2) + x)(n) + 1 and (x(4) + x + 1)(m) + (x(4) + x + 1)(n) + 1. The proposed bit-parallel multiplier over GF(2(4m)) is found to offer a saving of about 33% multiplications and 42.8% additions over the corresponding existing architectures.
引用
收藏
页码:686 / +
页数:2
相关论文
共 50 条
  • [41] Efficient Implementation of Low Time Complexity and Pipelined Bit-Parallel Polynomial Basis Multiplier over Binary Finite Fields
    Rashidi, Bahram
    Farashahi, Reza Rezaeian
    Sayedi, Sayed Masoud
    ISECURE-ISC INTERNATIONAL JOURNAL OF INFORMATION SECURITY, 2015, 7 (02): : 101 - 114
  • [42] New low-complexity bit-parallel finite field multipliers using weakly dual bases
    Wu, HP
    Hasan, MA
    Blake, IF
    IEEE TRANSACTIONS ON COMPUTERS, 1998, 47 (11) : 1223 - 1234
  • [43] Efficient bit-parallel multiplier for irreducible pentanomials using a shifted polynomial basis
    Park, Sun-Mi
    Chang, Ku-Young
    Hong, Dowon
    IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (09) : 1211 - 1215
  • [44] Efficient Bit-Parallel Systolic Multiplier over GF (2m)
    Mozhi, S. Arul
    Ramya, P.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4899 - 4902
  • [45] Design of an 8-bit Bit-Parallel RSFQ Microprocessor
    Qu, Pei-Yao
    Tang, Guang-Ming
    Yang, Jia-Hong
    Ye, Xiao-Chun
    Fan, Dong-Rui
    Zhang, Zhi-Min
    Sun, Ning-Hui
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2020, 30 (07)
  • [46] Efficient Bit-Parallel Systolic Multiplier over GF (2m)
    Mozhi, S. Arul
    Ramya, P.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4800 - 4803
  • [47] Power Efficient Implementation of Bit-Parallel Unrolled CORDIC Structures for FPGA Platforms
    Khurshid, Burhan
    Mir, Roohie Naaz
    2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [48] Nested Counters in Bit-Parallel String Matching
    Fredriksson, Kimmo
    Grabowski, Szymon
    LANGUAGE AND AUTOMATA THEORY AND APPLICATIONS, 2009, 5457 : 338 - +
  • [49] Alternative algorithms for bit-parallel string matching
    Peltola, H
    Tarhio, J
    STRING PROCESSING AND INFORMATION RETRIEVAL, PROCEEDINGS, 2003, 2857 : 80 - 94
  • [50] Bit-Parallel Vector Composability for Neural Acceleration
    Ghodrati, Soroush
    Sharma, Hardik
    Young, Cliff
    Kim, Nam Sung
    Esmaeilzadeh, Hadi
    PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2020,