A new systolic array for least significant digit first multiplication in GF(2m)

被引:0
|
作者
Kim, CH [1 ]
Kwon, S
Hong, CP
Kim, H
机构
[1] Daegu Univ, Dept Comp & Informat Engn, Kyungsan 712714, South Korea
[2] Sungkyunkwan Univ, Dept Math, Suwon 440746, South Korea
[3] Sungkyunkwan Univ, Inst Basic Sci, Suwon 440746, South Korea
[4] Daegu Univ, Dept Comp & Commun Engn, Kyungsan 712714, South Korea
[5] Daegu Univ, Inst Ubiquitous Comp, Kyungsan 712714, South Korea
关键词
cryptography; finite field multiplication; digit-serial architecture; systolic array; VLSI;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper presents a new digit-serial systolic multiplier over GF(2(m)) for cryptographic applications. When input data come in continuously, the proposed array produces multiplication results at a rate of one every [m/D] + 2 clock cycles, where D is the selected digit size. Since the inner structure of the proposed array is tree-type, critical path increases logarithmically proportional to D. Therefore, the computation delay of the proposed architecture is significantly less than previously proposed digit-serial systolic multipliers whose critical path increases proportional to D. Furthermore, since the new architecture has the features of regularity, modularity, and unidirectional data flow, it is well suited to VLSI implementations.
引用
收藏
页码:656 / 666
页数:11
相关论文
共 50 条
  • [1] Unified and Scalable Digit-Serial Systolic Array for Multiplication and Division Over GF (2m)
    Ibrahim, Atef
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (07) : 1546 - 1549
  • [2] Unidirectional two dimensional systolic array for multiplication in GF(2m) using LSB first algorithm
    Kwon, S
    Kim, CH
    Hong, CP
    FUZZY LOGIC AND APPLICATIONS, 2006, 3849 : 420 - 426
  • [3] Two systolic architectures for multiplication in GF(2m)
    Tsai, WC
    Wang, SJ
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2000, 147 (06): : 375 - 382
  • [4] Digit-serial systolic power-sum array in GF(2m)
    Lee, KJ
    Kim, KW
    Yoo, KY
    2001 INTERNATIONAL CONFERENCES ON INFO-TECH AND INFO-NET PROCEEDINGS, CONFERENCE A-G: INFO-TECH & INFO-NET: A KEY TO BETTER LIFE, 2001, : E134 - E139
  • [5] Digit-serial AB2 systolic array for division in GF(2m)
    Kim, NY
    Yob, KY
    COMPUTATIONAL SCIENCE AND ITS APPLICATIONS - ICCSA 2004, PT 4, 2004, 3046 : 87 - 96
  • [6] A linear systolic array for multiplication in GF(2m) for high speed cryptographic processors
    Kwon, S
    Kim, CH
    Hong, CP
    COMPUTATIONAL SCIENCE AND ITS APPLICATIONS - ICCSA 2004, PT 4, 2004, 3046 : 106 - 116
  • [7] Design of a linear systolic array for computing modular multiplication and squaring in GF(2m)
    Lee, WH
    Lee, KJ
    Yoo, KY
    COMPUTERS & MATHEMATICS WITH APPLICATIONS, 2001, 42 (1-2) : 231 - 240
  • [8] Partitioned systolic architecture for modular multiplication in GF(2m)
    Kim, HS
    Lee, SW
    Yoo, KY
    INFORMATION PROCESSING LETTERS, 2000, 76 (03) : 135 - 139
  • [9] Efficient parallel semi-systolic array structure for multiplication and squaring in GF(2m)
    Ibrahim, Atef
    Tariq, Usman
    Ahmad, Tariq
    Elmogy, Ahmed
    Bouteraa, Yassine
    Gebali, Fayez
    IEICE ELECTRONICS EXPRESS, 2019, 16 (12):
  • [10] A DIGIT-SERIAL ARCHITECTURE FOR INVERSION AND MULTIPLICATION IN GF(2M)
    Fan, Junfeng
    Verbauwhede, Ingrid
    2008 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: SIPS 2008, PROCEEDINGS, 2008, : 7 - 12