A Novel Hybrid Filter-Based PLL to Eliminate Effect of Input Harmonics and DC Offset

被引:35
|
作者
Hui, Nanmu [1 ]
Wang, Dazhi [1 ]
Li, Yunlu [2 ]
机构
[1] Northeastern Univ, Sch Informat Sci & Engn, Shenyang 110819, Liaoning, Peoples R China
[2] Shenyang Univ Technol, Sch Elect Engn, Shenyang 110027, Liaoning, Peoples R China
来源
IEEE ACCESS | 2018年 / 6卷
基金
中国国家自然科学基金;
关键词
Second order generalized integrator (SOGI); harmonic; phase-locked loop (PLL); dc offset; moving average filter(MAF); POWER CONVERTERS; PHASE; IMPROVEMENT;
D O I
10.1109/ACCESS.2018.2821704
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Synchronous reference frame phase locked loop (SRF-PLL) is widely used for grid synchronization and control in grid-connected applications. A major problem with SRF-PLL is how to improve its dynamic performance and filtering capability under complex grid conditions such as unbalance, distortion, and dc offset mixing without affecting its phase tracking performance and stability. In order to achieve this goal, a novel second-order generalized integrator (NSOGI) and a modified NSOGI (MNSOGI) with dc offset rejection capability based on NSOGI are proposed, and then, an effective hybrid filter is designed and incorporated into the inner loop of a SRF-PLL. The proposed hybrid filter is a combination of a dual MNSOGI and a moving average filter (MAF), it can block the fundamental frequency negative sequence component, dc offset component, and the rest of harmonic components in the SRF-PLL input three-phase voltages at the same time with a simple complexity. The proposed PLL in this paper has a faster transient response due to reducing the window length of the MAF. A small-signal model of the proposed PLL is derived. The stability is analyzed, and parameters design guidelines are given. The effectiveness of the proposed PLL is confirmed through simulation experimental results.
引用
收藏
页码:19762 / 19773
页数:12
相关论文
共 50 条
  • [1] Influence of Plugging DC Offset Estimation Integrator in Single-Phase EPLL and Alternative Scheme to Eliminate Effect of Input DC Offset and Harmonics
    Wu, Fengjiang
    Sun, Dongyang
    Zhang, Lujie
    Duan, Jiandong
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2015, 62 (08) : 4823 - 4831
  • [2] A Sine Filter-Based Phasor Estimation Algorithm Using an AR Model to Eliminate the Influence of a DC Offset
    Kim, Woo-Joong
    Kang, Sang-Hee
    2018 IEEE/PES TRANSMISSION AND DISTRIBUTION CONFERENCE AND EXPOSITION (T&D), 2018,
  • [3] CHARACTERISTIC INPUT HARMONICS OF DC-DC CONVERTERS AND THEIR EFFECT ON INPUT FILTER DESIGN
    STEIGERWALD, RL
    HOPKINS, DC
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS AND CONTROL INSTRUMENTATION, 1981, 28 (02): : 73 - 82
  • [4] A Novel Shunt Hybrid Active Filter To Eliminate Dominant Current Harmonics Under Realistic Utility Conditions
    Yadav, Deepali
    Sharma, Neeraj Kumar
    Rawat, Devendra
    Venkateswaran, Balaji V.
    PROCEEDINGS OF THE 2018 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRICAL, CONTROL AND COMMUNICATION (RTECC), 2018, : 164 - 172
  • [5] Improved Two-Phase Stationary Frame EPLL to Eliminate the Effect of Input Harmonics, Unbalance, and DC Offsets
    Luo, Suhua
    Wu, Fengjiang
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2017, 13 (06) : 2855 - 2863
  • [6] DC Active Power Filter-Based Hybrid Energy Source for Pulsed Power Loads
    Yuhimenko, Vladimir
    Lerman, Chaim
    Kuperman, Alon
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2015, 3 (04) : 1001 - 1010
  • [7] Design of Filter-Based Stabilizing Control for PLL-Synchronized Converters
    Zou, Zhixiang
    Liu, Xingqi
    Chen, Wu
    Buticchi, Giampaolo
    Wang, Xiongfei
    Liserre, Marco
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2024, 71 (11) : 14208 - 14219
  • [8] A Method to Improve the Dynamic Performance of Moving Average Filter-Based PLL
    Wang, Jinyu
    Liang, Jun
    Gao, Feng
    Zhang, Li
    Wang, Zhuodi
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2015, 30 (10) : 5978 - 5990
  • [9] Savitzky-Golay Filter-Based PLL: Modeling and Performance Validation
    Hasan, Kamrul
    Meraj, Sheikh Tanzim
    Othman, Muhammad Murtadha
    Lipu, M. S. Hossain
    Hannan, M. A.
    Muttaqi, Kashem M.
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2022, 71
  • [10] Improved virtual quadrature-coordinate EPLL considering input harmonics and DC offset
    Yin, Dong
    Wang, Guizhong
    Wu, Fengjiang
    Guo, Zhizhong
    JOURNAL OF POWER ELECTRONICS, 2020, 20 (01) : 212 - 220