Soft error estimation and mitigation of digital circuits by characterizing input patterns of logic gates

被引:5
|
作者
Rezaei, Siavash [1 ]
Miremadi, Seyed Ghassem [1 ]
Asadi, Hossein [1 ]
Fazeli, Mandi [2 ]
机构
[1] Sharif Univ Technol, Dept Comp Engn, Tehran, Iran
[2] Iran Univ Sci & Technol, Dept Comp Engn, Tehran, Iran
关键词
Soft errors; Single event transient; Multiple event transient; Radiation hardening; Gate sizing; OPTIMIZATION;
D O I
10.1016/j.microrel.2014.03.003
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Soft errors caused by particles strike in combinational parts of digital circuits are a major concern in the design of reliable circuits. Several techniques have been presented to protect combinational logic and reduce the overall circuit Soft Error Rate (SER). Such techniques, however, typically come at the cost of significant area and performance overheads. This paper presents a low area and zero-delay overhead method to protect digital circuits' combinational parts against particles strike. This method is made up of a combination of two sub-methods: (1) a SER estimation method based on signal probability, called Estimation by Characterizing Input Patterns (ECIP) and (2) a protection method based on gate sizing, called Weighted and Timing Aware Gate Sizing (WTAGS). Unlike the previous techniques that either overlook internal nodes signal probability or exploit fault injection, ECIP computes the sensitivity of each gate by analytical calculations of both the probability of transient pulse generation and the probability of transient pulse propagation; these calculations are based on signal probability of the whole circuit nodes which make ECIP much more accurate as well as practical for large circuits. Using the results of ECIP, WTAGS characterizes the most sensitive gates to efficiently allocate the redundancy budget. The simulation results show the SER reduction of about 40% by applying the proposed method to ISCAS'89 benchmark circuits while imposing no delay overhead and 5% area overhead. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1412 / 1420
页数:9
相关论文
共 50 条
  • [1] Optimal soft error mitigation in wireless communication using approximate logic circuits
    Anajemba, Joseph Henry
    Ansere, James Adu
    Sam, Frederick
    Iwendi, Celestine
    Srivastava, Gautam
    [J]. SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2021, 30
  • [2] Impact of Logic Synthesis on Soft Error Rate of Digital Integrated Circuits
    Limbrick, Daniel B.
    [J]. 2012 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2012, : 3 - 4
  • [3] Analytical approach for soft error rate estimation in digital circuits
    Asadi, G
    Tahoori, MB
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2991 - 2994
  • [4] Characterizing, modeling, and analyzing soft error propagation in asynchronous and synchronous digital circuits
    Hamad, Ghaith Bany
    Hasan, Syed Rafay
    Mohamed, Otmane Ait
    Savaria, Yvon
    [J]. MICROELECTRONICS RELIABILITY, 2015, 55 (01) : 238 - 250
  • [5] Error Estimation and Error Reduction With Input-Vector Profiling for Timing Speculation in Digital Circuits
    Wang, Xiaowen
    Robinson, William H.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (02) : 385 - 389
  • [6] Soft delay error analysis in logic circuits
    Gill, Balkaran S.
    Papachristou, Chris
    Wolff, Francis G.
    [J]. 2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 45 - +
  • [7] Digital logic gates in soft, conductive mechanical metamaterials
    Charles El Helou
    Philip R. Buskohl
    Christopher E. Tabor
    Ryan L. Harne
    [J]. Nature Communications, 12
  • [8] Digital logic gates in soft, conductive mechanical metamaterials
    El Helou, Charles
    Buskohl, Philip R.
    Tabor, Christopher E.
    Harne, Ryan L.
    [J]. NATURE COMMUNICATIONS, 2021, 12 (01)
  • [9] New theorems for inverting the functions of logic gates in digital circuits
    Nehinbe, Joshua Ojo
    [J]. JOURNAL OF CONTROL AND DECISION, 2022, 11 (03) : 366 - 374
  • [10] Soft error generation analysis in combinational logic circuits
    丁潜
    汪玉
    罗嵘
    汪蕙
    杨华中
    [J]. Journal of Semiconductors, 2010, 31 (09) : 141 - 146