共 50 条
- [1] QFEC ASIP: A Flexible Quad-Mode FEC ASIP for Polar, LDPC, Turbo, and Convolutional Code Decoding [J]. IEEE ACCESS, 2018, 6 : 72189 - 72200
- [3] A Flexible High Throughput Multi-ASIP Architecture for LDPC and Turbo Decoding [J]. 2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 228 - 233
- [5] Turbo (iterative) decoding of a unitary space-time code with a convolutional code [J]. IEEE 55TH VEHICULAR TECHNOLOGY CONFERENCE, VTC SPRING 2002, VOLS 1-4, PROCEEDINGS, 2002, : 1020 - 1024
- [6] ASIP Decoder Architecture for Convolutional and LDPC Codes [J]. ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2457 - 2460
- [7] SOVA Based Decoding of Double-Binary Turbo Convolutional Code [J]. 2009 1ST INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATION, VEHICULAR TECHNOLOGY, INFORMATION THEORY AND AEROSPACE & ELECTRONIC SYSTEMS TECHNOLOGY, VOLS 1 AND 2, 2009, : 698 - 702
- [8] Design of Turbo Decoder Based on Min-Sum Decoding Algorithm of LDPC Code [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 430 - 433
- [9] Encoding and decoding algorithm for convolutional Turbo code in IEEE802.16e [J]. Harbin Gongye Daxue Xuebao/Journal of Harbin Institute of Technology, 2010, 42 (01): : 51 - 54