FlexiChaP: A Reconfigurable ASIP for Convolutional, Turbo, and LDPC Code Decoding

被引:34
|
作者
Alles, Matthias [1 ]
Vogt, Timo [1 ]
Wehn, Norbert [1 ]
机构
[1] Univ Kaiserslautern, D-67663 Kaiserslautern, Germany
关键词
D O I
10.1109/TURBOCODING.2008.4658677
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Future mobile and wireless communication networks require flexible modem architectures to provide seamless services between different network standards. In this paper we focus on the outer modem which has to support various advanced channel coding techniques like convolutional codes, turbo codes, and low-density parity-check (LDPC) codes. We present an application-specific instruction-set processor (ASIP) which supports convolutional codes, binary/duo-binary turbo codes, and LDPC codes. Special emphasis is put on the support of LDPC codes. The ASIP consists of a special pipeline which is completely optimized for channel decoding. Logic synthesis yields an overall area of 0.62 mm(2) for this ASIP in a 65 nm low power technology. Payload throughputs of, e.g., up to 257 Mbps are possible at 400 MHz for the WiMAX and WiFi LDPC codes, outperforming existing ASIP solutions for LDPC decoding by an order of magnitude.
引用
收藏
页码:84 / 89
页数:6
相关论文
共 50 条
  • [1] QFEC ASIP: A Flexible Quad-Mode FEC ASIP for Polar, LDPC, Turbo, and Convolutional Code Decoding
    Qiao, Wan
    Liu, Dake
    Liu, Shaohan
    [J]. IEEE ACCESS, 2018, 6 : 72189 - 72200
  • [2] A reconfigurable ASIP for convolutional and turbo decoding in an SDR environment
    Vogt, Timo
    Wehn, Norbert
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (10) : 1309 - 1320
  • [3] A Flexible High Throughput Multi-ASIP Architecture for LDPC and Turbo Decoding
    Murugappa, Purushotham
    Al-Khayat, Rachid
    Baghdadi, Amer
    Jezequel, Michel
    [J]. 2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 228 - 233
  • [4] A Dynamically Reconfigurable Multi-ASIP Architecture for Multistandard and Multimode Turbo Decoding
    Lapotre, Vianney
    Murugappa, Purushotham
    Gogniat, Guy
    Baghdadi, Amer
    Huebner, Michael
    Diguet, Jean-Philippe
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 383 - 387
  • [5] Turbo (iterative) decoding of a unitary space-time code with a convolutional code
    Jayaweera, SK
    Poor, HV
    [J]. IEEE 55TH VEHICULAR TECHNOLOGY CONFERENCE, VTC SPRING 2002, VOLS 1-4, PROCEEDINGS, 2002, : 1020 - 1024
  • [6] ASIP Decoder Architecture for Convolutional and LDPC Codes
    Kunze, Steffen
    Matus, Emil
    Fettweis, Gerhard P.
    [J]. ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2457 - 2460
  • [7] SOVA Based Decoding of Double-Binary Turbo Convolutional Code
    Bera, Debasish
    Sen, Jaydip
    [J]. 2009 1ST INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATION, VEHICULAR TECHNOLOGY, INFORMATION THEORY AND AEROSPACE & ELECTRONIC SYSTEMS TECHNOLOGY, VOLS 1 AND 2, 2009, : 698 - 702
  • [8] Design of Turbo Decoder Based on Min-Sum Decoding Algorithm of LDPC Code
    Wang, Pengjun
    Yi, Fanglong
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 430 - 433
  • [9] Encoding and decoding algorithm for convolutional Turbo code in IEEE802.16e
    Wang, Gang
    Gao, Hong-Liang
    Yang, Wen-Chao
    [J]. Harbin Gongye Daxue Xuebao/Journal of Harbin Institute of Technology, 2010, 42 (01): : 51 - 54
  • [10] A novel decoding scheme based on recalculation for double binary convolutional turbo code
    Zhan, Ming
    Wu, Jun
    Zhou, Liang
    [J]. IEEJ TRANSACTIONS ON ELECTRICAL AND ELECTRONIC ENGINEERING, 2013, 8 (05) : 489 - 496