System-level synthesis of low-power hard real-time systems

被引:0
|
作者
Kirovski, D
Potkonjak, M
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a system-level approach for power optimization under a set of user specified costs and timing constraints of hard real-time designs. The approach optimizes all three degrees of freedom for power minimization, namely switching activity, effective capacity and voltage supply. We first define two key associated optimization problems, processor allocation and task assignment, and establish their computational complexity. Efficient algorithms are developed for both system design problems. The statistical analysis of comprehensive experimental results and their comparison with the developed conservative and optimistic sharp lower bounds, clearly indicates the quality of the proposed optimization techniques.
引用
收藏
页码:697 / 702
页数:4
相关论文
共 50 条
  • [1] Synthesis techniques for low-power hard real-time systems on variable voltage processors
    Hong, IK
    Qu, G
    Potkonjak, M
    Srivastava, MB
    [J]. 19TH IEEE REAL-TIME SYSTEMS SYMPOSIUM, PROCEEDINGS, 1998, : 178 - 187
  • [2] Optimal system-level synthesis of digital systems for real-time applications
    Bender, A
    [J]. 24TH EUROMICRO CONFERENCE - PROCEEDING, VOLS 1 AND 2, 1998, : 59 - 64
  • [3] System-Level Energy-Efficient Scheduling for Hard Real-Time Embedded Systems
    Niu, Linwei
    [J]. 2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 281 - 284
  • [4] Low-power design for real-time systems
    Cheng, ST
    Chen, CM
    Hwang, JW
    [J]. ICICS - PROCEEDINGS OF 1997 INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATIONS AND SIGNAL PROCESSING, VOLS 1-3: THEME: TRENDS IN INFORMATION SYSTEMS ENGINEERING AND WIRELESS MULTIMEDIA COMMUNICATIONS, 1997, : 1746 - 1750
  • [5] Low-power design for real-time systems
    Cheng, ST
    Chen, CM
    Hwang, JW
    [J]. REAL-TIME SYSTEMS, 1998, 15 (02) : 131 - 148
  • [6] Low-Power Design for Real-Time Systems
    Sheng-Tzong Cheng
    Chia-Mei Chen
    Jing-Wen Hwang
    [J]. Real-Time Systems, 1998, 15 : 131 - 148
  • [7] System-level power-aware design techniques in real-time systems
    Unsal, OS
    Koren, I
    [J]. PROCEEDINGS OF THE IEEE, 2003, 91 (07) : 1055 - 1069
  • [8] System-Level, FPGA-Based, Real-Time Simulation of Ship Power Systems
    Milton, Matthew
    Benigni, Andrea
    Bakos, Jason
    [J]. IEEE TRANSACTIONS ON ENERGY CONVERSION, 2017, 32 (02) : 737 - 747
  • [9] Low-Power Scheduling Algorithms for Sporadic Task with Shared Resources in Hard Real-Time Systems
    Zhang, Yi-wen
    Guo, Rui-feng
    [J]. COMPUTER JOURNAL, 2015, 58 (07): : 1585 - 1597
  • [10] System-Level Power Management for Low-Power SOC Design
    Zhu Jing-jing
    Lu Feng
    [J]. 2011 TENTH INTERNATIONAL SYMPOSIUM ON DISTRIBUTED COMPUTING AND APPLICATIONS TO BUSINESS, ENGINEERING AND SCIENCE (DCABES), 2011, : 412 - 416