A 24 kb Single-Well Mixed 3T Gain-Cell eDRAM with Body-Bias in 28 nm FD-SOI for Refresh-Free DSP Applications

被引:0
|
作者
Narinx, Jonathan [1 ]
Giterman, Robert [1 ]
Bonetti, Andrea [1 ]
Frigerio, Nicolas [1 ]
Aprile, Cosimo [1 ]
Burg, Andreas [1 ]
Leblebici, Yusuf [1 ]
机构
[1] Ecole Polytech Fed Lausanne EPFL, Lausanne, Switzerland
关键词
EMBEDDED DRAM;
D O I
10.1109/a-sscc47793.2019.9056985
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Logic-compatible gain-cell embedded DRAM (GC-eDRAM) is an emerging alternative to conventional SRAM for memory-dominated system-on-chip (SoC) designs due to its high-density, low-power, and two-ported operation. Although GCs have a limited data retention time (DRT) at deeply scaled technology nodes, there are many DSP applications which only require short-term data storage and can therefore avoid refresh. In this paper, we present a novel single-well mixed 3T GC implementation in 28 nm FD-SOI technology. The proposed GC is supplied with body-bias control to improve the DRT by suppressing the leakage through the write port, and extend the maximum operating frequency by forward body-biasing the read port. A 24 kbit GC-eDRAM macro implementing the proposed 3T GC was fabricated in 28 nm FD-SOI technology, resulting in the highest density logic-compatible embedded memory fabricated in any 28 nm process with over 2x higher density compared to a 6T SRAM cell, over 4x higher DRT compared to a conventional 3T GC, and 38 x 47 x lower static power compared to conventional single-ported and two-ported SRAMs.
引用
收藏
页码:219 / 222
页数:4
相关论文
共 3 条
  • [1] A 9 pW /bit 400 mV 3T Gain-Cell eDRAM for ULP Applications in 28 nm FD-SOI
    Shalom, Amir
    Fish, Alexander
    Teman, Adam
    [J]. 2019 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2019,
  • [2] A 11.5pW/bit 400mV 5T Gain-Cell eDRAM for ULP Applications in 28nm FD-SOI
    Giterman, Robert
    Teman, Adam
    Fish, Alexander
    [J]. 2017 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2017,
  • [3] A 14.3pW Sub-Threshold 2T Gain-Cell eDRAM for Ultra-Low Power IoT Applications in 28nm FD-SOI
    Giterman, Robert
    Teman, Adam
    Fish, Alexander
    [J]. 2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,