Memory-Centric Fusion-based CNN Accelerator with 3D-NoC and 3D-DRAM

被引:0
|
作者
Lu, Wei [1 ]
Ge, Pei-Yu [1 ]
Huang, Po-Tsang [2 ]
Chen, Hung-Ming [1 ]
Hwang, Wei [1 ,2 ]
机构
[1] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu, Taiwan
[2] Natl Yang Ming Chiao Tung Univ, Int Coll Semicond Technol, Hsinchu, Taiwan
关键词
Fused-Layer; 3D Network-on-Chip; 3D Memory; Deep Neural Network;
D O I
10.1109/ISOCC56007.2022.10031328
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Deep neural networks require enormous computation capacity, great amounts of data accesses from memory and data movement among processing elements (PEs). In fact, data access energy costs on the data access exceed that of computation. Therefore, managing data reuse efficiently and reducing data movement have become the critical design issues. In this paper, an energy-efficient fusion-based DNN is proposed based on a 3D scalable network-on-chip (NoC) with vertical 3D stacked memory to reduce large memory footprints. The effective reuse of data through this approach reduces the data access and energy consumption over current 2D-DRAM designs. A high-efficiency data flow with pipeline, which can process more data in parallel, is also proposed for increasing the resource utilization. Additionally, dynamic voltage/frequency scaling (DVFS) for 3D memory interface and a prefetch technique are utilized into distributed vault controllers to improve system efficiency. Overall, the proposed fusion-based 3D NoC with 3D-DRAM decreases the energy-delay product (EDP) up to 148x compared to conventional NoC with 2D baseline DDR3.
引用
收藏
页码:169 / 170
页数:2
相关论文
共 50 条
  • [1] Heterogeneous Memory Management for 3D-DRAM and external DRAM with QoS
    Le-Nguyen Tran
    Kurdahi, Fadi J.
    Eltawil, Ahmed M.
    Homayoun, Houman
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 663 - 668
  • [2] A Standard Cell Memory Based on 2T Gain Cell DRAM for Memory-Centric Accelerator Design
    Chen, Tai-Feng
    Masuda, Yutaka
    Ishihara, Tohru
    2023 IEEE 36TH INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE, SOCC, 2023, : 25 - 30
  • [3] EMSOA based application mapping framework for power optimisation in 3D-NoC
    Sushma, G.
    Gopalakrishnan, Lakshminarayanan
    Ko, Seok-Bum
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (01) : 149 - 169
  • [4] A Comparative Analysis of Fault Tolerance Methods in 3D-NoC
    Somraj, Keerthi
    Kumar, K. Kishore
    Reddy, B. Naresh Kumar
    2021 SIXTH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2021, : 171 - 177
  • [5] Multi-ANN embedded system based on a custom 3D-DRAM
    Baker, Lee B.
    Patti, Robert
    Franzon, Paul
    2021 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2021,
  • [6] Multi-ANN embedded system based on a custom 3D-DRAM
    Baker, Lee B.
    Franzon, Paul
    2018 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2018,
  • [7] 3D-NoC: Reconfigurable 3D Photonic On-Chip Interconnect for Multicores
    Morris, Randy
    Kodi, Avinash Karanth
    Louri, Ahmed
    2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 413 - 418
  • [8] Three-Dimensional Packaging Structure for 3D-NoC
    Wada, Kikuo
    Hino, Shigekazu
    Yamasaki, Nobuyuki
    2013 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2013, : 72 - 75
  • [9] A TSV Fault-Tolerant Scheme Based on Failure Classificationin 3D-NoC
    Ouyang, Yiming
    Da, Jian
    Wang, Xiumin
    Han, Qianqian
    Liang, Huaguo
    Du, Gaoming
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (04)
  • [10] System level Modeling and Verification for Routers of 3D-NoC Based on System C
    Jia, Han
    Lei, Jianming
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2015, : 479 - 482