An FPGA-based multi-rate interpolator with real-time rate change for a JET test-bench system

被引:1
|
作者
Batista, A. J. N. [1 ]
Alves, D.
Cruz, N.
Sousa, J.
Varandas, C. A. F.
Joffrin, E.
Felton, R.
Farthing, J.
机构
[1] EURATOM, IST Ctr Fusao Nucl, P-1049001 Lisbon, Portugal
[2] CEA Cadarache, EURATOM Assoc, F-13108 St Paul Les Durance, France
[3] UKAEA Euratom Fus Assoc, Culham Sci Ctr, Abingdon OX14 3DB, Oxon, England
基金
英国工程与自然科学研究理事会;
关键词
digital filters; real-time systems; signal processing; system on programmable chip;
D O I
10.1109/TNS.2006.874190
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Eight independent multi-rate signal interpolators, with real-time change of rate capability, were implemented on a field programmable gate array. The interpolator main building blocks are a cascaded integrator-comb (CIC) filter and the respective compensation filter. The latter performs a fixed rate change of 4 and was implemented as a 129 taps finite impulse response (FIR) filter. The FIR filter coefficients were attained from the MATLAB (R) simulation, based on the inverse sinc(x) function. The CIC was designed to have six stages (N), a differential delay (M) of 1, and a variable rate change factor (R) ranging from 10 up to 10 000. Each interpolator over-samples the multiple data rate digital signals stored at the Joint European Torus (JET) pulse database to a fixed sampling rate of 40 MSPS. These signals are subsequently converted to the analog domain by 16 bit digital-to-analog converters to be used as stimulus for testing real-time control tools and systems at JET.
引用
收藏
页码:756 / 760
页数:5
相关论文
共 50 条
  • [1] Multi-rate DSP/FPGA-based real-time acquisition and control on the ISTTOK tokamak
    Carvalho, B. B.
    Batista, A. J. N.
    Patricio, F.
    Correia, M.
    Fernandes, H.
    Sousa, J.
    [J]. 2007 15TH IEEE-NPSS REAL-TIME CONFERENCE, VOLS 1 AND 2, 2007, : 353 - +
  • [2] JET real-time project test-bench software structure
    Cruz, N.
    Batista, A. J. N.
    Alves, D.
    Sousa, J.
    Varandas, C. A. F.
    Joffrin, E.
    Felton, R.
    Farthing, J. W.
    [J]. FUSION ENGINEERING AND DESIGN, 2006, 81 (15-17) : 1933 - 1937
  • [3] A test-bench for the real-time project phase 2 of JET
    Batista, AJN
    Fernandes, H
    Sousa, J
    Varandas, CAF
    Joffrin, E
    Felton, R
    Farthing, J
    [J]. FUSION ENGINEERING AND DESIGN, 2004, 71 (1-4) : 83 - 88
  • [4] Real-time FPGA-based Hardware-in-the-Loop Development Test-Bench for Multiple Output Power Converters
    Lucia, O.
    Jimenez, O.
    Barragan, L. A.
    Urriza, I.
    Burdio, J. M.
    Navarro, D.
    [J]. 2010 TWENTY-FIFTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), 2010, : 309 - 314
  • [5] FPGA-Based Test-Bench for Resonant Inverter Load Characterization
    Jimenez, Oscar
    Lucia, Oscar
    Barragan, Luis A.
    Navarro, Denis
    Artigas, Jose I.
    Urriza, Isidro
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2013, 9 (03) : 1645 - 1654
  • [6] Real-time operating systems on the test-bench
    Mächtel, M
    Rzehak, H
    [J]. REAL TIME PROGRAMMING 1999 (WRTP'99), 1999, : 195 - 201
  • [7] A novel FPGA-based test-bench framework for SDI stream verification
    Giuseppe Conti
    Christos Kyrkou
    Theocharis Theocharides
    Gustavo Hernández-Peñaloza
    David Jiménez
    [J]. EURASIP Journal on Image and Video Processing, 2020
  • [8] A novel FPGA-based test-bench framework for SDI stream verification
    Conti, Giuseppe
    Kyrkou, Christos
    Theocharides, Theocharis
    Hernandez-Penaloza, Gustavo
    Jimenez, David
    [J]. EURASIP JOURNAL ON IMAGE AND VIDEO PROCESSING, 2020, 2020 (01)
  • [9] Evaluation of a FPGA-based Real-Time Coincidence System for High Count Rate PET Scanners
    Son, Jeong-Whan
    Won, Jun Yeon
    Lee, Jae Sung
    [J]. 2017 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2017,
  • [10] Multi-Rate Real-Time Simulation Method Based on the Norton Equivalent
    Zhu, Junjie
    Zhang, Bingda
    [J]. ENERGIES, 2020, 13 (17)