The word-level models for efficient computation of Multiple-Valued Functions. Part 1: LAR based model

被引:0
|
作者
Yanushkevich, SN [1 ]
Dziurzanski, P [1 ]
Shmerko, VP [1 ]
机构
[1] Univ Calgary, Dept Elect & Comp Engn, Calgary, AB, Canada
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A new model of a multi-level combinational Multiple-Valued Logic (MVL) circuit with no feedback and no learning is introduced. This model includes Neuron-Like Gates (NLGs), each represents a level of the MVL circuit, so that the number of NLGs in the corresponding Neural-Like Network (NLN) is equal to the number of levels in the circuit. The formal description of an NLG is a Linear Arithmetic Expression (LAR) that is directly mapped to the Linear word-level Decision Diagram (LDD) planar by its nature. Thus, an l-level MVL circuit is described by a set of L LDDs. The experiments on simulation of large MVL circuits show that the LDD format of an MVL circuit consumes 5-20 times less memory than EDIF and ISCAS formats. The proposed technique allows to simulate an arbitrary MVL circuit by an NLN and corresponding set of LDDs. In particular, we successfully simulated an NLN with about 250 NLGs corresponding to an MVL circuit with more than 8000 ternary gates that has been impossible by any recently reported threshold gate-based network.
引用
收藏
页码:202 / 208
页数:7
相关论文
共 4 条
  • [1] The word-level models for efficient computation of multiple-valued functions. Part 2: LWL based model
    Tomaszewska, AM
    Yanushkevich, SN
    Shmerko, VP
    [J]. ISMVL 2002: 32ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2002, : 209 - 215
  • [2] Linearity of word-level representations of multiple-valued networks
    Yanushkevich, SN
    Shmerko, VP
    Malyugin, VD
    Dziurzanski, P
    Tomaszewska, AM
    [J]. JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2004, 10 (02) : 129 - 158
  • [3] Efficient dynamic minimization of Word-Level DDs based on lower bound computation
    Günther, W
    Drechsler, R
    Höreth, S
    [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 383 - 388
  • [4] Analysis of Molecular-level Conditions in Polymer Systems by Using a Pulse-Induced Dynamic Compression ATR Infrared Step Scan Time Resolved FT-IR. Part 1-Basic Simulation Study Based on a Fresnel Multiple Reflection Model-
    Nishikawa, Yuji
    Itoh, Hiroto
    Noda, Isao
    Hasegawa, Takeshi
    [J]. KOBUNSHI RONBUNSHU, 2018, 75 (06) : 597 - 606