A Clocked Differential Switch Logic Using Floating-Gate MOS

被引:0
|
作者
Hang, Guoqiang [1 ,2 ]
Yang, Yang [1 ]
Zhao, Peiyi [3 ]
Hu, Xiaohui [1 ]
You, Xiaohu [4 ]
机构
[1] Zhejiang Univ City Coll, Sch Informat & Elect Engn, Hangzhou 310015, Zhejiang, Peoples R China
[2] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
[3] Chapman Univ, Sch Computat Sci, Orange, CA 92604 USA
[4] Southeast Univ, Sch Informat Sci & Engn, Nanjing 210096, Jiangsu, Peoples R China
基金
中国国家自然科学基金;
关键词
CASCODE VOLTAGE SWITCH; DCVS LOGIC; PERFORMANCE; CIRCUITS; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel differential dynamic CMOS logic using multiple-input floating-gate MOS(FGMOS) transistors is proposed. In this circuit family, a pair of n-channel multiple-input FGMOS pull down logic networks is used to replace the nMOS logic tree in the conventional dynamic differential cascode voltage switch logic circuit. A simple synthesis technique of the n-channel multiple-input FGMOS logic tree by employing summation signal is also discussed. By using multiple-input FGMOS, the logic tree can be significantly simplified. HSPICE simulations using TSMC 0.35 mu m 2-ploy 4-metal CMOS technology have verified the effectiveness of the proposed design scheme.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Novel Differential Logic Using Floating-Gate MOS Transistors
    Hang, Guo-Qiang
    Mo, Yi-Nan
    Zhou, Xuan-Chang
    Zhang, Dan-Yan
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 469 - 471
  • [2] An Enhanced Dynamic Switch Logic with Floating-Gate MOS Transistors
    Hang, Guoqiang
    Zhang, Danyan
    Zhou, Xuanchang
    You, Xiaohu
    2013 9TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND SECURITY (CIS), 2013, : 294 - 297
  • [3] DESIGN OF DYNAMIC TERNARY LOGIC USING FLOATING-GATE MOS TRANSISTOR
    Hang, Guoqiang
    Li, Xiaohua
    Hu, Xiaohui
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [4] A Novel Domino Logic Based on Floating-Gate MOS Transistors
    Sharroush, Sherif M.
    Nafea, Sherif F.
    JORDAN JOURNAL OF ELECTRICAL ENGINEERING, 2023, 9 (03): : 410 - 438
  • [5] A TRUE SINGLE-PHASE CLOCKED FULL-ADDER USING FLOATING-GATE MOS TRANSISTOR
    Hang, Guoqiang
    Hu, Xiaohui
    Zhang, Danyan
    Yang, Yang
    Wu, Jianzhong
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [6] Programmable floating-gate MOS logic for low-power operation
    Berg, Y
    Lande, TS
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1792 - 1795
  • [7] Floating-gate MOS Structures and Applications
    Sharma, Susheel
    Rajput, S. S.
    Jamuar, S. S.
    IETE TECHNICAL REVIEW, 2008, 25 (06) : 338 - 345
  • [8] Floating-Gate Energy Recovery Logic
    Cisneros-Sinencio, Luis F.
    Diaz-Sanchez, Alejandro
    Ramirez-Angulo, Jaime
    Gracios-Marin, Carlos A.
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 519 - +
  • [9] Translinear circuits using subthreshold floating-gate MOS transistors
    Minch, BA
    Diorio, C
    Hasler, P
    Mead, CA
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1996, 9 (02) : 167 - 179
  • [10] Translinear circuits using subthreshold floating-gate MOS transistors
    Minch, Bradley A.
    Diorio, Chris
    Hasler, Paul
    Mead, Carver A.
    1996, Kluwer Academic Publishers, Dordrecht, Netherlands (09)