Power Estimation Methodology for a High-Level Synthesis Framework

被引:0
|
作者
Ahuja, Sumit [1 ]
Mathaikutty, Deepak A. [2 ]
Singh, Gaurav [1 ]
Stetzer, Joe [1 ]
Shukla, Sandeep K. [1 ]
Dingankar, Ajit [3 ]
机构
[1] Virginia Tech, CESCA, Blacksburg, VA 24061 USA
[2] Intel Corp, Microarchitecture Res Lab, Santa Clara, CA 95054 USA
[3] Intel Corp, Design Technol Solut, Folsom, CA 95630 USA
关键词
High-level synthesis; power estimation; register transfer level; system level; vectorless;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As adoption of system-level hardware design is increasing in industry and academia, accurate power estimation at this level is becoming important. In this paper, we present a system-level power estimation methodology, which is based on a high-level synthesis framework and supports sufficiently accurate power estimation of hardware designs at the system-level. For early and accurate power estimation, the proposed methodology utilizes register transfer level (RTL) probabilistic power estimation technique controlled by the system-level simulation. Furthermore, our methodology does not require a designer to move to the traditional RTL power estimation methodology, thus facilitating easy and early power analysis and aiding the cause of adoption of system-level design practices in ASIC design flow. This paper provides detailed description of our methodology including tools used, algorithm for extracting activity from system-level value change dump and finally mapping this information for RTL power estimation. We show the usefulness of our approach by performing power estimation on synthesizable cycle-accurate transaction-level (CATL) design models of reasonable complexity such as prototype processor model (VeSPA processor), universal asynchronous receiver and transmitter (UART), FFT filter, etc. We demonstrate our methodology through industry standard EDA tools used in the ASIC design flow and show that the loss in accuracy for the proposed approach with respect to the state-of-the-art RTL power estimation techniques ranges from 3-9%. The speed up gained using our approach is upto 12 times more than RTL simulation based power estimation approach.
引用
收藏
页码:541 / +
页数:2
相关论文
共 50 条
  • [1] A power management methodology for high-level synthesis
    Lakshminarayana, G
    Raghunathan, A
    Jha, NK
    Dey, S
    [J]. ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 24 - 29
  • [2] Framework for high-level power estimation of signal processing architectures
    Freimann, A
    [J]. INTEGRATED CIRCUIT DESIGN, PROCEEDINGS: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2000, 1918 : 56 - 65
  • [3] High-level power estimation
    Landman, P
    [J]. 1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 29 - 35
  • [4] Lower bound estimation for low power high-level synthesis
    Kruse, L
    Schmidt, E
    Jochens, G
    Stammermann, A
    Nebel, W
    [J]. 13TH INTERNATIONAL SYMPOSIUM ON SYSTEM SYNTHESIS, PROCEEDINGS, 2000, : 180 - 185
  • [5] Power modeling for high-level power estimation
    Gupta, S
    Najm, FN
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (01) : 18 - 29
  • [6] A power estimation methodology for QDI asynchronous circuits based on high-level simulation
    Niknahad, Mahtab
    Ghavami, Behnam
    Najibi, Mehrdad
    Pedram, Hossein
    [J]. IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 471 - +
  • [7] High-level power estimation of FPGA
    Abdelli, Nabil
    Fouilliart, A-M
    Julien, Nathalie
    Senn, Eric
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS, PROCEEDINGS, VOLS 1-8, 2007, : 925 - +
  • [8] NeuPow: A CAD Methodology for High-level Power Estimation Based on Machine Learning
    Nasser, Yehya
    Sau, Carlo
    Prevotet, Jean-Christophe
    Fanni, Tiziana
    Palumbo, Francesca
    Helard, Maryline
    Raffo, Luigi
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2020, 25 (05)
  • [9] Low Power Methodology for an ASIC design flow based on High-Level Synthesis
    Bin Muslim, Fahad
    Qamar, Affaq
    Lavagno, Luciano
    [J]. 2015 23RD INTERNATIONAL CONFERENCE ON SOFTWARE, TELECOMMUNICATIONS AND COMPUTER NETWORKS (SOFTCOM), 2015, : 11 - 15
  • [10] An efficient framework for high-level power exploration
    Klein, Felipe
    Araujo, Guido
    Azevedo, Rodolfo
    Leao, Roberto
    dos Santos, Luiz C. V.
    [J]. 2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 852 - +