FPGA-Based Lock-In Amplifier with Sub-ppm Resolution Working up to 6 MHz

被引:0
|
作者
Gervasoni, G. [1 ]
Carminati, M. [1 ]
Ferrari, G. [1 ]
机构
[1] Politecn Milan, Dipartimento Elettron Informaz & Bioingn, Milan, Italy
关键词
lock-in amplifiers; sub-ppm resolution; high-frequency; FPGA;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital lock-in amplifiers are largely used to perform high-resolution measurements in different scientific fields. The experimental evidence shows that state-of-the-art, high frequency commercial models do not allow to measure signals with a resolution better than few tens of ppm due to additional signal-proportional 1/f noise observed on the lock-in output. This noise arises from low-frequency gain fluctuations experienced by the signal during the path from the generation stage to the acquisition one. To overcome these fluctuations, we conceived and implemented a novel switched ratiometric architecture allowing noise rejection, whose performance has been experimentally verified obtaining a resolution enhancement by more than an order of magnitude (from 9 to 0.6 ppm). The realized mixed-signal board (called ELIA as Enhanced Lock-In Amplifier) is described and some important design details to maximize the resolution of the lock-in amplifier are discussed.
引用
收藏
页码:117 / 120
页数:4
相关论文
共 27 条
  • [1] A General Purpose Lock-In Amplifier Enabling Sub-ppm Resolution
    Gervasoni, G.
    Carminati, M.
    Ferrari, G.
    [J]. PROCEEDINGS OF THE 30TH ANNIVERSARY EUROSENSORS CONFERENCE - EUROSENSORS 2016, 2016, 168 : 1651 - 1654
  • [2] Switched ratiometric lock-in amplifier enabling sub-ppm measurements in a wide frequency range
    Gervasoni, G.
    Carminati, M.
    Ferrari, G.
    [J]. REVIEW OF SCIENTIFIC INSTRUMENTS, 2017, 88 (10):
  • [3] FPGA-Based Lock-In Amplifier for Measuring the Electrical Properties of Individual Cells
    Divakar, Dipin
    Mahesh, Karthik
    Varma, Manoj M.
    Sen, Prosenjit
    [J]. 2018 13TH ANNUAL IEEE INTERNATIONAL CONFERENCE ON NANO/MICRO ENGINEERED AND MOLECULAR SYSTEMS (NEMS 2018), 2018, : 413 - 416
  • [4] A low-cost, FPGA-based servo controller with lock-in amplifier
    Yang, G.
    Barry, J. F.
    Shuman, E. S.
    Steinecker, M. H.
    DeMille, D.
    [J]. JOURNAL OF INSTRUMENTATION, 2012, 7
  • [5] FPGA based Adaptive Lock-in Amplifier
    Aparna, A., V
    Sukumar, N.
    Sumathi, P.
    [J]. 2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [6] MULTIPLE-CHANNEL DIGITAL LOCK-IN AMPLIFIER WITH PPM RESOLUTION
    PROBST, PA
    JAQUIER, A
    [J]. REVIEW OF SCIENTIFIC INSTRUMENTS, 1994, 65 (03): : 747 - 750
  • [7] Design of Digital Lock-in Amplifier based on FPGA
    Hu, Yuyang
    Han, Wensheng
    Shi, Menghao
    Lin, Xianming
    Zou, Peng
    [J]. 2024 INTERNATIONAL CONFERENCE ON ELECTRONICS, ELECTRICAL AND CONTROL SYSTEM, EECS 2024, 2024, 2800
  • [8] FPGA-Based Digital Lock-in Amplifier With High-Precision Automatic Frequency Tracking
    Zhang, Cheng
    Liu, Huan
    Ge, Jian
    Dong, Haobin
    [J]. IEEE ACCESS, 2020, 8 : 123114 - 123122
  • [9] Lock-in amplifier up to 530 MHz with phase and amplitude demodulation
    Galzerano, G
    Bava, E
    Ottoboni, R
    Svelto, C
    [J]. IMTC/O3: PROCEEDINGS OF THE 20TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2003, : 1665 - 1668
  • [10] Exploring FPGA-Based Lock-In Techniques for Brain Monitoring Applications
    Giaconia, Giuseppe Costantino
    Greco, Giuseppe
    Mistretta, Leonardo
    Rizzo, Raimondo
    [J]. ELECTRONICS, 2017, 6 (01):