Reconfigurable hardware and software architectural constructs for the enablement of resilient computing systems

被引:2
|
作者
Master, Paul L.
机构
关键词
D O I
10.1109/ASAP.2006.59
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper introduces the concepts underlying a new digital computational fabric called an Elemental Computing Array (ECA). This computation fabric is designed to implement logic resiliency at the very lowest level of design. Current design practices assume the inherent unreliability of silicon dedicated to memory functions, the inherent unreliability of interconnects at the box, board and IC level yet paradoxically still assumes full reliability of silicon dedicated to logic functions. The combination of software constructs and hardware architectural constructs in the ECA architecture allows system designs to become inherently resilient to fabrication defects, run-time transient faults and device wear out faults.
引用
收藏
页码:50 / 55
页数:6
相关论文
共 50 条
  • [1] Seamless hardware-software integration in reconfigurable computing systems
    Vuletic, M
    Pozzi, L
    Ienne, P
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (02): : 102 - 113
  • [2] Software/hardware co-scheduling for reconfigurable computing systems
    Saha, Proshanta
    El-Ghazawi, Tarek
    [J]. FCCM 2007: 15TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2007, : 299 - +
  • [3] Reconfigurable Computing and Hardware/Software Codesign
    Plaks, Toomas P.
    Santambrogio, Marco D.
    Sciuto, Donatella
    [J]. EURASIP JOURNAL ON EMBEDDED SYSTEMS, 2008, (01)
  • [4] Automatic software hardware co-design for reconfigurable computing systems
    Saha, Proshanta
    [J]. 2007 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, VOLS 1 AND 2, 2007, : 507 - 508
  • [5] A Message-Passing Hardware/Software Cosimulation Environment for Reconfigurable Computing Systems
    Saldana, Manuel
    Ramalho, Emanuel
    Chow, Paul
    [J]. INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2009, 2009
  • [6] Programmable hardware for reconfigurable computing systems
    Smith, SJ
    [J]. HIGH-SPEED COMPUTING, DIGITAL SIGNAL PROCESSING, AND FILTERING USING RECONFIGURABLE LOGIC, 1996, 2914 : 133 - 140
  • [7] Hardware/software co-debugging for reconfigurable computing
    Tomko, KA
    Tiwari, A
    [J]. IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2000, : 59 - 63
  • [8] On incorporating multi agents in combined hardware/software based reconfigurable systems - A general architectural framework
    Naji, HR
    Wells, BE
    [J]. PROCEEDINGS OF THE THIRTY-FOURTH SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2002, : 344 - 348
  • [9] Reconfigurable computing: A survey of systems and software
    Compton, K
    Hauck, S
    [J]. ACM COMPUTING SURVEYS, 2002, 34 (02) : 171 - 210
  • [10] Hardware Architectural Support for Caching Partitioned Reconfigurations in Reconfigurable Systems
    Antonio Clemente, Juan
    Gran, Ruben
    Chocano, Abel
    del Prado, Carlos
    Resano, Javier
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (02) : 530 - 543