Efficient FPGA implementation of sharp FIR filters using the FRM technique

被引:2
|
作者
Li, Shuguo [1 ]
Zhang, Jian [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2009年 / 6卷 / 23期
基金
中国国家自然科学基金;
关键词
frequency response masking technique; FIR filter; field programmable gate array; systolic array; DIGITAL-FILTERS;
D O I
10.1587/elex.6.1656
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-performance field programmable gate array (FPGA) implementation of full pipelined computation structure is proposed for sharp finite-impulse -response (FIR) filters using the frequency response masking (FRM) technique. The FRM-based FIR (FFIR) filter consists of a novel symmetrical systolic array of a interpolated FIR (IFIR) filter in cascade to a pair of nonsymmetrical systolic arrays of masking FIR filters mainly. These filters are designed based on inner-product computation involving MAC operation which can be realized by the DSP block in the latest FPGA device efficiently. The realization results on a Xilinx Virtex-5 chip show that the proposed FPGA implementation can obtain higher throughput but consumes less resource compared to the equivalent conventional sharp FIR (CSFIR) filter that developed by the Core Generator software tool.
引用
收藏
页码:1656 / 1662
页数:7
相关论文
共 50 条
  • [1] FPGA Implementation of Digital Filters Synthesized Using the FRM Technique
    Yong Ching Lim
    Ya Jun Yu
    Huan Qun Zheng
    Say Wei Foo
    [J]. Circuits, Systems and Signal Processing, 2003, 22 (2) : 211 - 218
  • [2] FPGA implementation of digital filters synthesized using the FRM technique
    Lim, YC
    Yu, YJ
    Zheng, HQ
    Foo, SW
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2003, 22 (02) : 211 - 218
  • [3] Area efficient FIR filters for high speed FPGA implementation
    Macpherson, K. N.
    Stewart, R. W.
    [J]. IEE PROCEEDINGS-VISION IMAGE AND SIGNAL PROCESSING, 2006, 153 (06): : 711 - 720
  • [4] Approximate Implementation of FIR Filters on FPGA
    Kula, Y. Firat
    Ayhan, Tuba
    Altun, Mustafa
    [J]. 2018 26TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2018,
  • [5] FPGA Implementation of Multichannel FIR Filters
    Aydin, Cihan
    Sefa, Ibrahim
    [J]. PROCEEDINGS OF THE 11TH INTERNATIONAL CONFERENCE ON ELECTRONICS, COMPUTERS AND ARTIFICIAL INTELLIGENCE (ECAI-2019), 2019,
  • [6] FPGA implementation of FIR Nyquist filters
    Abdulhamid, H.
    Lee, R.
    Abdel-Raheem, E.
    [J]. INFORMATION PROCESSING IN THE SERVICE OF MANKIND AND HEALTH, 2006, : 123 - +
  • [7] FPGA Implementation of Fast Running FIR Filters
    Rengaprakash, S.
    Vignesh, M.
    Anwar, N. Syed
    Pragadheesh, M.
    Senthilkumar, E.
    Sandhya, M.
    Manikandan, J.
    [J]. 2017 2ND IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2017, : 1282 - 1286
  • [8] FPGA implementation of high performance FIR filters
    Kollig, P
    AlHashimi, BM
    Abbott, KM
    [J]. ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2240 - 2243
  • [9] Design of Computationally Efficient Sharp FIR Filter Utilizing Modified Multistage FRM Technique for Wireless Communications Systems
    Tirthadip Sinha
    Jaydeb Bhaumik
    [J]. Journal of Electronic Science and Technology, 2019, (02) : 185 - 192
  • [10] Design of computationally efficient sharp FIR filter utilizing modified multistage FRM technique for wireless communications systems
    Sinha, Tirthadip
    Bhaumik, Jaydeb
    [J]. Journal of Electronic Science and Technology, 2019, 17 (02): : 185 - 192