Minimally buffered deflection router for spiking neural network hardware implementations

被引:4
|
作者
Liu, Junxiu [1 ]
Jiang, Dong [1 ]
Luo, Yuling [1 ,2 ]
Qiu, Senhui [1 ,3 ]
Huang, Yongchuang [1 ]
机构
[1] Guangxi Normal Univ, Sch Elect Engn, Guilin, Peoples R China
[2] Guangxi Normal Univ, Guangxi Key Lab Multisource Informat Min & Secur, Guilin, Peoples R China
[3] Guangxi Key Lab Wireless Wideband Commun & Signal, Guilin, Peoples R China
来源
NEURAL COMPUTING & APPLICATIONS | 2021年 / 33卷 / 18期
基金
中国国家自然科学基金;
关键词
Spiking neural networks; Neuromorphic computing; Networks-on-chip; Deflection routers; ON-CHIP; SPINNAKER; NOC;
D O I
10.1007/s00521-021-05817-x
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Spiking neural networks (SNNs) have the potential to closely mimic the information processing of biological brains, by using massive neurons that are interconnected in a complex network. Recent researches have considered using electronic hardware circuits to SNN implementations to meet real-time processing requirements. Network-on-Chips (NoCs) have been widely used to develop such SNN circuits as their interconnections can offer stable interconnectivity for neuron communications with high throughput and real-time execution. However, its scalability is limited due to expensive and complex NoC routers which leads to high energy consumption and large area utilization. Therefore, a minimally buffered deflection router (MBDR) is proposed in this work to address the scalability challenge of the hardware SNNs. It employs a deflection router technique to remove most of the inter-buffers and other expensive components of the conventional routers. Moreover, a novel flow controller is developed in MBDR to further reduce power consumption. Compared to existing approaches, experimental results show that based on 90-nm CMOS technology the area and power consumption of the proposed router are reduced by similar to 86% and similar to 88%, respectively. In the meantime, system throughput is maintained at a high level.
引用
收藏
页码:11753 / 11764
页数:12
相关论文
共 50 条
  • [1] Minimally buffered deflection router for spiking neural network hardware implementations
    Junxiu Liu
    Dong Jiang
    Yuling Luo
    Senhui Qiu
    Yongchuang Huang
    [J]. Neural Computing and Applications, 2021, 33 : 11753 - 11764
  • [2] Minimally Buffered Single-Cycle Deflection Router
    Jonna, Gnaneswara Rao
    Jose, John
    Radhakrishnan, Rachana
    Mutyam, Madhu
    [J]. 2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [3] An Efficient, High-Throughput Adaptive NoC Router for Large Scale Spiking Neural Network Hardware Implementations
    Carrillo, Snaider
    Harkin, Jim
    McDaid, Liam
    Pande, Sandeep
    Morgan, Fearghal
    [J]. EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, 2010, 6274 : 133 - +
  • [4] A Low Power and Low Area Router With Congestion-Aware Routing Algorithm for Spiking Neural Network Hardware Implementations
    Pu, Junran
    Goh, Wang Ling
    Nambiar, Vishnu P.
    Anh Tuan Do
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (01) : 471 - 475
  • [5] Scalable Hierarchical Network-on-Chip Architecture for Spiking Neural Network Hardware Implementations
    Carrillo, Snaider
    Harkin, Jim
    McDaid, Liam J.
    Morgan, Fearghal
    Pande, Sandeep
    Cawley, Seamus
    McGinley, Brian
    [J]. IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2013, 24 (12) : 2451 - 2461
  • [6] Adaptive Routing Strategies for Large Scale Spiking Neural Network Hardware Implementations
    Carrillo, Snaider
    Harkin, Jim
    McDaid, Liam
    Pande, Sandeep
    Cawley, Seamus
    Morgan, Fearghal
    [J]. ARTIFICIAL NEURAL NETWORKS AND MACHINE LEARNING - ICANN 2011, PT I, 2011, 6791 : 77 - +
  • [7] Spiking Neural Networks Hardware Implementations and Challenges: A Survey
    Bouvier, Maxence
    Valentian, Alexandre
    Mesquida, Thomas
    Rummens, Francois
    Reyboz, Marina
    Vianello, Elisa
    Beigne, Edith
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2019, 15 (02)
  • [8] Spiking Neural Networks - Algorithms, Hardware Implementations and Applications
    Kulkarni, Shruti R.
    Babu, Anakha V.
    Rajendran, Bipin
    [J]. 2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 426 - 431
  • [9] A Review of Algorithms and Hardware Implementations for Spiking Neural Networks
    Duy-Anh Nguyen
    Xuan-Tu Tran
    Iacopi, Francesca
    [J]. JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2021, 11 (02)
  • [10] An Efficient, Low-Cost Routing Architecture for Spiking Neural Network Hardware Implementations
    Luo, Yuling
    Wan, Lei
    Liu, Junxiu
    Harkin, Jim
    Cao, Yi
    [J]. NEURAL PROCESSING LETTERS, 2018, 48 (03) : 1777 - 1788