A Methodology to Predict the Impact of Substrate Noise in Analog/RF Systems

被引:7
|
作者
Bronckers, Stephane [1 ,2 ]
Scheir, Karen [1 ,2 ]
Van der Plas, Geert [1 ]
Vandersteen, Gerd [2 ]
Rolain, Yves [2 ]
机构
[1] Interuniv Microelect Ctr, B-3001 Louvain, Belgium
[2] Vrije Univ Brussel, B-1050 Brussels, Belgium
关键词
CMOS integrated circuit; electromagnetic (EM) simulation; parasitic extraction; signal integrity; substrate noise; MIXED-SIGNAL; SIMULATION; RECEIVER; DESIGN; RF;
D O I
10.1109/TCAD.2009.2030360
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Substrate noise problems in a system-on-a-chip hamper the smooth cohabitation between analog and digital circuitries on the same die. Solving those problems will shorten the time to market. This paper presents a methodology that gives designers the necessary insight to solve this substrate noise problem. The methodology combines the strengths of the electromagnetic simulator, the parasitic extractor, and the circuit simulator. Its main assets are the ease of use, an acceptable simulation time, and a good accuracy. Moreover, this methodology does not need doping profiles that are hard to get hold off. The proposed methodology is demonstrated on two challenging examples: a 48-53-GHz LC voltage-controlled oscillator and a dc-to-5-GHz wideband receiver designed, respectively, in a 0.13-mu m and a 90-nm CMOS technology. The substrate noise coupling mechanisms are revealed for both examples in a simulation time of less than 2 hours. The methodology is successfully validated by measurements performed on real-life prototypes of those examples with an accuracy of 1-2 dB.
引用
收藏
页码:1613 / 1626
页数:14
相关论文
共 50 条
  • [1] Simulation methodology for analysis of substrate noise impact on analog/RF circuits including interconnect resistance
    Soens, C
    Van der Plas, G
    Wambacq, P
    Donnay, S
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 270 - 276
  • [3] Analysis of phase noise of RF signals in analog fiber optic systems
    Thomas, Cecil
    Gonzalez, Virgilio
    Musa, Ahmed
    Shadaram, Mehdi
    2006 IEEE SARNOFF SYMPOSIUM, 2006, : 268 - +
  • [4] Analyzing the impact of substrate noise on embedded analog-to-digital converters
    Zinzius, Y
    Gielen, G
    Sansen, W
    1ST IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS FOR COMMNICATIONS, PROCEEDINGS, 2002, : 82 - 85
  • [5] Impact of Substrate Digital Noise Coupling on the High-Frequency Noise Performance of RF MOSFETs
    Oh, Yongho
    Lee, Seungyong
    Park, Chan Hyeong
    Rieh, Jae-Sung
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2009, 19 (09) : 557 - 559
  • [6] Signature testing of analog and RF circuits: Algorithms and methodology
    Voorakaranam, Ram
    Akbay, Selim Sermet
    Bhattacharya, Soumendu
    Cherubal, Sasikumar
    Chatterjee, Abhijit
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (05) : 1018 - 1031
  • [7] Impact of geometrical parameters and substrate on analog/RF performance of stacked nanosheet field effect transistor
    Jegadheesan, V
    Sivasankaran, K.
    Konar, Aniruddha
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2019, 93 : 188 - 195
  • [8] Characterization of substrate noise impact on RF CMOS integrated circuits in lightly doped substrates
    Soens, C
    Crunelle, C
    Wambacq, P
    Vandersteen, G
    Donnay, S
    Rolain, Y
    Kuijk, M
    Barel, A
    IMTC/O3: PROCEEDINGS OF THE 20TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2003, : 1303 - 1308
  • [9] Design automation methodology and rf/analog modeling for rf CMOS and SiGeBiCMOS technologies
    Harame, DL
    Newton, KM
    Singh, R
    Sweeney, SL
    Strang, SE
    Johnson, JB
    Parker, SM
    Dickey, CE
    Erturk, M
    Schulberg, GJ
    Jordan, DL
    Sheridan, DC
    Keene, MP
    Boquet, J
    Groves, RA
    Kumar, M
    Herman, DA
    Meyerson, BS
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2003, 47 (2-3) : 139 - 175
  • [10] An Event-Driven System-Level Noise Analysis Methodology for RF Systems
    Beyerstedt, Christoph
    Meier, Jonas
    Speicher, Fabian
    Wunderlich, Ralf
    Heinen, Stefan
    PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021), 2021, : 380 - 385