Hardware Complexity of a Correlation Based Background DAC Error Estimation Technique for Sigma-Delta ADCs

被引:0
|
作者
Witte, Pascal [1 ]
Noeske, Carsten [2 ]
Ortmanns, Maurits [1 ]
机构
[1] Univ Ulm, Inst Microelect, D-89069 Ulm, Germany
[2] Univ Freiburg, IMTEK, Chair Microelect, Freiburg, Germany
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents different alternatives for a hardware realization of a previously proposed correlation based background error estimation and correction technique. The technique is used to linearize the unit elements in the feedback DAC of a Sigma Delta analog-to-digital converter (Sigma Delta ADC). General system simplifications to reduce the necessary hardware are presented and verified by simulations. The hardware needed to realize key parts of the method - with the simplifications included - is compared between the different implementation alternatives. The hardware comparison is done for gate level implementations of an exemplary modulator, which is combined with the background estimation and correction system. Finally, the most suitable structure for an implementation is identified.
引用
收藏
页码:2167 / 2170
页数:4
相关论文
共 50 条