Variation-aware, library compatible delay modeling strategy

被引:0
|
作者
Silva, Luis Guerra E. [1 ]
Zhu, Zhenhai [1 ]
Phillips, Joel R. [1 ]
Silveira, L. Miguel [1 ]
机构
[1] Univ Lisbon, IST Tech, Dept Informat, Cadence Labs,INESC ID, Lisbon, Portugal
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Variability in digital integrated circuits makes timing verification an increasingly challenging task. Statistical static timing analysis has been proposed as a solution to this problem, but most of the work has concentrated in the development of timing engines for computing delay propagation. Such tools rely on the availability of delay formulas accounting for both cell and interconnect delay- In this paper, we concentrate on the impact of interconnect on delay and propose an extension to the standard modeling strategies that is variation-aware and compatible with such statistical engines. Our approach, based on a specific type of perturbation analysis, allows for the analytical computation of the quantities needed for statistical delay propagation. We also show how perturbation analysis can be performed when only the standard delay table lookup models are available for the standard cells. Results from applying our proposed modeling strategy to computing delays and slews in several instances accurately match similar results obtained using electrical level simulation.
引用
收藏
页码:122 / 127
页数:6
相关论文
共 50 条
  • [1] Variation-Aware Fault Modeling
    Hopsch, Fabian
    Becker, Bernd
    Hellebrand, Sybille
    Polian, Ilia
    Straube, Bernd
    Vermeiren, Wolfgang
    Wunderlich, Hans-Joachim
    [J]. 2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 87 - 93
  • [2] Variation-aware fault modeling
    Hopsch, Fabian
    Becker, Bernd
    Hellebrand, Sybille
    Polian, Ilia
    Straube, Bernd
    Vermeiren, Wolfgang
    Wunderlich, Hans-Joachim
    [J]. SCIENCE CHINA-INFORMATION SCIENCES, 2011, 54 (09) : 1813 - 1826
  • [3] Variation-aware fault modeling
    Fabian Hopsch
    Bernd Becker
    Sybille Hellebrand
    Ilia Polian
    Bernd Straube
    Wolfgang Vermeiren
    Hans-Joachim Wunderlich
    [J]. Science China Information Sciences, 2011, 54 : 1813 - 1826
  • [4] Variation-aware fault modeling
    HOPSCH Fabian
    BECKER Bernd
    HELLEBRAND Sybille
    POLIAN Ilia
    STRAUBE Bernd
    VERMEIREN Wolfgang
    WUNDERLICH Hans-Joachim
    [J]. Science China(Information Sciences), 2011, 54 (09) : 1813 - 1826
  • [5] Variation-Aware Small Delay Fault Diagnosis on Compressed Test Responses
    Holst, Stefan
    Schneider, Eric
    Kochte, Michael A.
    Wen, Xiaoqing
    Wunderlich, Hans-Joachim
    [J]. 2019 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2019,
  • [6] Minimizing Minimum Delay Compensations for Timing Variation-Aware Datapath Synthesis
    Inoue, Keisuke
    Kaneko, Mineo
    Wagaki, Tsuyoshi
    [J]. 2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 97 - 100
  • [7] APPLICATION OF SURROGATE MODELING IN VARIATION-AWARE MACROMODEL AND CIRCUIT DESIGN
    Zhu, Ting
    Yelten, Mustafa Berke
    Steer, Michael B.
    Franzon, Paul D.
    [J]. SIMULTECH 2011: PROCEEDINGS OF THE 1ST INTERNATIONAL CONFERENCE ON SIMULATION AND MODELING METHODOLOGIES, TECHNOLOGIES AND APPLICATIONS, 2011, : 502 - 508
  • [8] Advances in Variation-Aware Modeling, Verification, and Testing of Analog ICs
    De Jonghe, Dimitri
    Maricau, Elie
    Gielen, Georges
    McConaghy, Trent
    Tasic, Bratislav
    Stratigopoulos, Haralampos
    [J]. DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 1615 - 1620
  • [9] Process Variation-Aware Analytical Modeling of Subthreshold Leakage Power
    Anala, M.
    Harish, B. P.
    [J]. 2019 IEEE 29TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS 2019), 2019, : 119 - 124
  • [10] Variation-Aware Routing For FPGAs
    Sivaswamy, Satish
    Bazargan, Kia
    [J]. FPGA 2007: FIFTEENTH ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS, 2007, : 71 - 79