A Low Power and Low Phase Noise PLL Frequency Synthesizer for Ka-band application in 65 nm process

被引:2
|
作者
Sun, Mingyuan [1 ]
Ning, Ning [1 ]
Yu, Qi [1 ]
Shi, Zhengyu [2 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
[2] Sci & Technol Reliabil Phys & Applicat Technol El, Guangzhou 510610, Guangdong, Peoples R China
关键词
current-mode-logic (CML); differential-to-single (DTS); voltage-mode-logic (VML); phase-locked loop (PLL); self biased;
D O I
10.1109/INEC.2016.7589298
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a fully integrated phase-locked loop (PLL) frequency synthesizer for Ka-band wireless communication application in standard 65nm CMOS process. Post-layout simulation shows that the voltage controlled oscillator (VCO) achieves a phase noise of-105dBc/Hz@1MHz offset with a tuning range of over 17%, and the PLL synthesizer provides output frequencies from 25.5 GHz to 30.3 GHz thanks to the self biased buffer. Moreover, benefiting from the combination of current-mode-logic (CML) dividers and voltage-mode-logic (VML) dividers, the PLL consumes a total power dissipation of only 33.6mW with a single 1.2 V supply including all the buffers. And the PLL occupies an area of 0.86 mm x 0.65 mm with all the testing pads.
引用
收藏
页数:2
相关论文
共 50 条
  • [1] A LOW POWER AND LOW IN-BAND PHASE NOISE W-BAND FREQUENCY SYNTHESIZER IN 65 nm CMOS
    Wang Yixiao
    Ye Le
    Shi Congyin
    Liao Huailin
    Huang Ru
    Wang Yangyuan
    [J]. MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2014, 56 (09) : 2014 - 2018
  • [2] An Ultra-Low Phase-Noise Ka-Band Tunable Frequency Synthesizer
    Raj, Milan S.
    Straayer, Matthew Z.
    Collins, Thomas E., III
    [J]. 2008 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM, VOLS 1 AND 2, 2008, : 738 - 743
  • [3] A Ka-Band Low Phase Noise Frequency Hopping Transmitter
    Liu, Mingyang
    Chen, Peng
    Zhang, Hui
    Yu, Xutao
    Zhou, Yuan
    Zeng, Shaoxiang
    [J]. 2015 IEEE 4TH ASIA-PACIFIC CONFERENCE ON ANTENNAS AND PROPAGATION (APCAP), 2015, : 518 - 520
  • [4] Design and analysis of the S-band PLL frequency synthesizer with low phase noise
    Ma, Haihong
    Tang, Xiaohong
    Xiao, Fei
    Tan, Chizhou
    [J]. 2005 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS, VOLS 1-5, 2005, : 1577 - 1580
  • [5] A low phase noise and low spur PLL frequency synthesizer for GNSS receivers
    Li Sen
    Jiang Jinguang
    Zhou Xifeng
    Liu Jianghua
    [J]. JOURNAL OF SEMICONDUCTORS, 2014, 35 (01)
  • [6] A low phase noise and low spur PLL frequency synthesizer for GNSS receivers
    李森
    江金光
    周细凤
    刘江华
    [J]. Journal of Semiconductors, 2014, (01) : 100 - 107
  • [7] A low phase noise and low spur PLL frequency synthesizer for GNSS receivers
    李森
    江金光
    周细凤
    刘江华
    [J]. Journal of Semiconductors., 2014, 35 (01) - 107
  • [8] A Low-Power Ka-Band Frequency Synthesizer with Transformer Feedback VCO Embedded in 90-nm COMS Technology
    Yu, Chia-Hui
    Tsai, Jeng-Han
    Huang, Tian-Wei
    [J]. 2013 IEEE INTERNATIONAL WIRELESS SYMPOSIUM (IWS), 2013,
  • [9] A Ka-Band Low Noise Amplifier for Phased Array Radar System in 65nm CMOS
    Cao, Mengdi
    Duan, Luqiang
    Chen, Guopei
    Ma, Ruichang
    Chen, Zhiyuan
    Chi, Baoyong
    [J]. 2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [10] A Broadband, Low Phase Noise, Fast Switching PLL Frequency Synthesizer
    Chenakin, Alexander
    [J]. 2008 IEEE INTERNATIONAL FREQUENCY CONTROL SYMPOSIUM, VOLS 1 AND 2, 2008, : 758 - 761