A low-latency modular switch for CMP systems

被引:6
|
作者
Roca, Antoni [1 ]
Flich, Jose [1 ]
Silla, Federico [1 ]
Duato, Jose [1 ]
机构
[1] Univ Politecn Valencia, Dept Informat Sistemas & Comp, Grp Arquitecturas Paralelas, Valencia 46022, Spain
关键词
Network-on-chip; Switch design; Arbitration implementation; ALGORITHM;
D O I
10.1016/j.micpro.2011.08.011
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As technology advances, the number of cores in Chip MultiProcessor systems and Multiprocessor Systems-on-Chips keeps increasing. The network must provide sustained throughput and ultra-low latencies. In this paper we propose new pipelined switch designs focused in reducing the switch latency. We identify the switch components that limit the switch frequency: the arbiter. Then, we simplify the arbiter logic by using multiple smaller arbiters, but increasing greatly the switch area. To solve this problem, a second design is presented where the routing traversal and arbitrations tasks are mixed. Results demonstrate a switch latency reduction ranging from 10% to 21%. Network latency is reduced in a range from 11% to 15%. (C) 2011 Elsevier B.V. All rights reserved.
引用
收藏
页码:742 / 754
页数:13
相关论文
共 50 条
  • [1] Low-Latency Modular Exponentiation for FPGAs
    Langhammer, Martin
    Gribok, Sergey
    Pasca, Bogdan
    [J]. 2022 IEEE 30TH INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2022), 2022, : 191 - 199
  • [2] Design and Implementation of a Low-Latency Modular Multiplication Algorithm
    Ozturk, Erdinc
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (06) : 1902 - 1911
  • [3] Low-Latency Modular Packet Header Parser for FPGA
    Pus, Viktor
    Kekely, Lukas
    Korenek, Jan
    [J]. PROCEEDINGS OF THE EIGHTH ACM/IEEE SYMPOSIUM ON ARCHITECTURES FOR NETWORKING AND COMMUNICATIONS SYSTEMS (ANCS'12), 2012, : 77 - 78
  • [4] Low-latency Scalable Modular Multiplier without Montgomery Algorithm
    Wu, Tao
    Li, Shuguo
    Liu, Litian
    [J]. PROCEEDINGS OF 2012 2ND INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT 2012), 2012, : 81 - 85
  • [5] Control path implementation for a low-latency optical HPC switch
    Minkenberg, C
    Abel, F
    Müller, P
    Krishnamurthy, R
    Gusat, M
    Hemenway, BR
    [J]. HOT INTERCONNECTS 13, 2005, : 29 - 35
  • [6] Timing attacks in low-latency mix systems
    Levine, BN
    Reiter, MK
    Wang, CX
    Wright, M
    [J]. FINANCIAL CRYPTOGRAPHY, 2004, 3110 : 251 - 265
  • [7] Lookup Table Modular Reduction: A Low-Latency Modular Reduction for Fast ECC Processor
    Opasatian, Anawin
    Ikeda, Makoto
    [J]. 2023 IEEE SYMPOSIUM IN LOW-POWER AND HIGH-SPEED CHIPS, COOL CHIPS, 2023,
  • [8] Modular Design of High-Throughput, Low-Latency Sorting Units
    Farmahini-Farahani, Amin
    Duwe, Henry J., III
    Schulte, Michael J.
    Compton, Katherine
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2013, 62 (07) : 1389 - 1402
  • [9] A High-Radix, Low-Latency Optical Switch for Data Centers
    Alistarh, Dan
    Ballani, Hitesh
    Costa, Paolo
    Funnell, Adam
    Benjamin, Joshua
    Watts, Philip
    Thomsen, Benn
    [J]. SIGCOMM'15: PROCEEDINGS OF THE 2015 ACM CONFERENCE ON SPECIAL INTEREST GROUP ON DATA COMMUNICATION, 2015, : 367 - 368
  • [10] A High-Radix, Low-Latency Optical Switch for Data Centers
    Alistarh, Dan
    Ballani, Hitesh
    Costa, Paolo
    Funnell, Adam
    Benjamin, Joshua
    Watts, Philip
    Thomsen, Benn
    [J]. ACM SIGCOMM COMPUTER COMMUNICATION REVIEW, 2015, 45 (04) : 367 - 368