Area efficient high speed architecture of Bruun's FFT for Software Defined Radio

被引:0
|
作者
Mittal, Shashank [1 ]
Khan, Md. Zafar Ali [2 ]
Srinivas, M. B. [1 ]
机构
[1] IIIT Hyderabad, Ctr VLSI & Embedded Syst Technol, Hyderabad, Andhra Pradesh, India
[2] IIIT Hyderabad, Commun Res Ctr, Hyderabad, Andhra Pradesh, India
关键词
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
Fast Fourier Transform (FFT) is one of the most basic and essential operation performed in Software Defined Radio (SDR). Therefore designing a universal, reconfigurable FFT computation block with low area, delay and power requirement is very important. Recently it is shown that Brunn's FFT is ideally suited for SDR even when operating with higher bit precision to maintain same NSR. In this paper, authors have proposed a new architecture for Bruun's FFT using a distributed approach for incrementing the number of bits (precision) with successive stages of FFT. It is also shown that proposed architecture further reduces the hardware requirement of Bruno's FFT with negligible changes in it's NSR. The proposed design makes Bruun's FFT, a better option for most practical cases in SDR. A detailed comparison of Bruun's traditional and proposed hardware architectures for same NSR is carried out and results of FPGA and ASIC implementations are provided and discussed.
引用
收藏
页码:3118 / +
页数:2
相关论文
共 50 条
  • [1] On the suitability Bruun's FFT algorithm for Software Defined Radio
    Mittal, Shashank
    Khan, Md. Zafar Ali
    Srinivas, M. B.
    [J]. 2007 IEEE SARNOFF SYMPOSIUM, 2007, : 105 - +
  • [2] An Efficient Reconfigurable Architecture for Software Defined Radio
    Bhaskar, C. Vijaya
    Munaswamy, P.
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2023, E106D (09) : 1519 - 1527
  • [3] An area efficient high speed optimized FFT algorithm
    Manuel, Betsy Rose
    Konguvel, E.
    Kannan, M.
    [J]. 2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,
  • [4] Software Defined Radio Architecture for Cognitive Radio
    Zuembuel, Adem
    Bozkurt, Guelefsan
    Tugcu, Tuna
    [J]. 2008 IEEE 16TH SIGNAL PROCESSING, COMMUNICATION AND APPLICATIONS CONFERENCE, VOLS 1 AND 2, 2008, : 819 - +
  • [5] FPGA Software Architecture for Software Defined Radio
    Liu Qing
    Cao Kai
    Lai Ying-yong
    [J]. 2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 2133 - 2139
  • [6] An Architecture for Secure Software Defined Radio
    Li, Chunxiao
    Raghunathan, Anand
    Jha, Niraj K.
    [J]. DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 448 - +
  • [7] Novel Architecture for Software Defined Radio
    Ali, Nusrat
    [J]. 2011 IEEE INTERNATIONAL CONFERENCE ON MICROWAVES, COMMUNICATIONS, ANTENNAS AND ELECTRONIC SYSTEMS (COMCAS 2011), 2011,
  • [8] Low Power Area Optimized Novel Architecture for Software Defined Radio in FPGA
    Varghese, Jobin
    Mathews, Luxy
    [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 522 - 526
  • [9] A reconfigurable architecture for the FFT operator in a Software Radio context
    Al Ghouwayel, Ali
    Louet, Yves
    Palicot, Jacques
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 181 - +
  • [10] Energy Efficient Architecture Using Hardware Acceleration for Software Defined Radio Components
    Liu, Chen
    Granados, Omar
    Duarte, Rolando
    Andrian, Jean
    [J]. JOURNAL OF INFORMATION PROCESSING SYSTEMS, 2012, 8 (01): : 133 - 144