Analysis of Reference Error in High-Speed SAR ADCs With Capacitive DAC

被引:12
|
作者
Li, Cheng [1 ]
Chan, Chi-Hang [1 ]
Zhu, Yan [1 ]
Martins, Rui P. [1 ,2 ]
机构
[1] Univ Macau, State Key Lab Analog & Mixed Signal VLSI, Macau 999078, Peoples R China
[2] Univ Macau, Fac Sci & Technol, Dept Elect & Comp Engn, Macau 999078, Peoples R China
关键词
Reference error; reference buffer; successive-approximation-register (SAR); analog-to-digital converter (ADC); reference ripple; NM; MM(2);
D O I
10.1109/TCSI.2018.2861835
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The high-speed successive-approximation-register (SAR) analog-to-digital converters (ADCs) rely on the switched capacitive digital-to-analog converter (CDAC) to perform the fast transition, which causes voltage ripples at the output of the reference circuits. Such ripples lead to the reference error that eventually prolongs the time for DAC settling. To minimize such error with a short available time, it either demands a power-hungry reference buffer or large die area for the decoupling. In this paper, we offer a comprehensive analysis of the reference errors in SAR ADCs with a practical reference network circuit (RNC) in consideration. A circuit model is developed in order to quantify the error amplitude for the critical DAC settling condition. Based on the proposed model, the settling behavior of the DAC with reference buffer can be precisely characterized, leading to a better understanding about the design tradeoff of the RNC. Finally, the developed model is verified by both circuit level simulations and measurement results.
引用
下载
收藏
页码:82 / 93
页数:12
相关论文
共 50 条
  • [1] A High-Speed Energy-Efficient Segmented Prequantize and Bypass DAC for SAR ADCs
    Wang, Xiaoyang
    Zhou, Xiong
    Li, Qiang
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (08) : 756 - 760
  • [2] Analysis and Calibration of Nonbinary-Weighted Capacitive DAC for High-Resolution SAR ADCs
    Zhang, Dai
    Alvandpour, Atila
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (09) : 666 - 670
  • [3] Linearity Analysis on a Series-Split Capacitor Array for High-Speed SAR ADCs
    Zhu, Yan
    Chio, U-Fat
    Wei, He-Gong
    Sin, Sai-Weng
    Seng-Pan, U.
    Martins, R. P.
    [J]. VLSI DESIGN, 2010,
  • [4] Linearity Analysis On A Series-Split Capacitor Array for High-Speed SAR ADCs
    Zhu, Yan
    Chio, U-Fat
    Wei, He-Gong
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, R. P.
    [J]. 2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 922 - +
  • [5] Choosing SAR versus high-speed delta-sigma ADCs
    Baker, B
    [J]. EDN, 2006, 51 (06) : 32 - 32
  • [6] Behavioral Model for High-Speed SAR ADCs With On-Chip References
    Dominguez-Matas, Carlos
    Gines, Antonio
    Otin, Aranzazu
    Gutierrez, Valentin
    Leger, Gildas
    Peralias, Eduardo
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (12) : 1918 - 1930
  • [7] Energy-efficient spread second capacitor capacitive-DAC for SAR ADCs
    Lee, Sung-min
    Kim, Ju Eon
    Yoon, Dong-Hyun
    Baek, Kwang-Hyun
    [J]. 2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 117 - 118
  • [8] Improved binary-weighted split-capacitive-array DAC for high-resolution SAR ADCs
    Li, Y.
    Lian, Y.
    [J]. ELECTRONICS LETTERS, 2014, 50 (17) : 1194 - +
  • [9] High-speed bandpass ADCs
    Schreier, R
    [J]. ANALOG CIRCUIT DESIGN: RF CIRCUITS: WIDE BAND, FRONT-ENDS,DAC'S, DESIGN METHODOLOGY AND VERIFICATION FOR RF AND MIXED-SIGNAL SYSTEMS, LOW POWER AND LOW VOLTAGE, 2006, : 65 - 90
  • [10] Measurement of High-Speed ADCs
    Kull, Lukas
    Luu, Danny
    [J]. 2017 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2017,