Accelerating RTL Fault Simulation through RTL-to-TLM Abstraction

被引:9
|
作者
Bombieri, N. [1 ]
Fummi, F. [1 ]
Guarnieri, V. [1 ]
机构
[1] Univ Verona, Dept Comp Sci, I-37100 Verona, Italy
关键词
D O I
10.1109/ETS.2011.58
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Different fault injection techniques based on simulation have been proposed in the past for functional verification of register transfer level (RTL) IP models. They allow designers to model any type of fault and provide the quality of test patterns through the fault coverage estimation. Nevertheless, the low speed of such a cycle-accurate RTL simulation involves a trade-off between the simulation time and the achieved fault coverage. On the other hand, Transaction-level modeling (TLM) allows a simulation speed-up up to 1000x with respect to RTL. This paper presents a methodology to accelerate RTL fault simulation through automatic RTL-to-TLM abstraction. The methodology abstracts injected RTL models into equivalent injected TLM models thus allowing a very fast automatic test pattern generation at TLM level. The paper shows how the generated TLM test patterns can be automatically synthesized into RTL test patterns by exploiting the structural information of the RTL model extracted during the abstraction process. Experimental results have been applied to several designs of different size and complexity to show the methodology effectiveness.
引用
收藏
页码:117 / 122
页数:6
相关论文
共 50 条
  • [1] FAST: An RTL Fault Simulation Framework based on RTL-to-TLM Abstraction
    Bombieri, Nicola
    Fummi, Franco
    Guarnieri, Valerio
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (04): : 495 - 510
  • [2] FAST: An RTL Fault Simulation Framework based on RTL-to-TLM Abstraction
    Nicola Bombieri
    Franco Fummi
    Valerio Guarnieri
    [J]. Journal of Electronic Testing, 2012, 28 : 495 - 510
  • [3] Redesign and Verification of RTL IPs through RTL-to-TLM Abstraction and TLM Synthesis
    Bombieri, N.
    Fummi, F.
    Guarnieri, V.
    Pravadelli, G.
    Vinco, S.
    [J]. PROCEEDINGS OF THE 13TH INTERNATIONAL WORKSHOP ON MICROPROCESSOR TEST AND VERIFICATION (MTV 2012), 2012, : 76 - 81
  • [4] RTL Assertion Mining with Automated RTL-to-TLM Abstraction
    Ghasempouri, Tara
    Danese, Alessandro
    Pravadelli, Graziano
    Bombieri, Nicola
    Raik, Jaan
    [J]. PROCEEDINGS OF THE 2019 FORUM ON SPECIFICATION AND DESIGN LANGUAGES (FDL), 2019,
  • [5] Energy Aware TLM Platform Simulation via RTL Abstraction
    Bombieri, Nicola
    Fummi, Franco
    Guarnieri, Valerio
    Acquaviva, Andrea
    [J]. 2012 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2012, : 156 - 163
  • [6] Automatic Abstraction of RTL IPs into Equivalent TLM Descriptions
    Bombieri, Nicola
    Fummi, Franco
    Pravadelli, Graziano
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (12) : 1730 - 1743
  • [7] Accelerating RTL Simulation with GPUs
    Qian, Hao
    Deng, Yangdong
    [J]. 2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 687 - 693
  • [8] RTL property abstraction for TLM assertion-based verification
    Bombieri, Nicola
    Filippozzi, Riccardo
    Pravadelli, Graziano
    Stefanni, Francesco
    [J]. 2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 85 - 90
  • [9] RTL concurrent fault simulation
    Shen, L
    [J]. ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 502 - 502
  • [10] On the Application of Formal Fault Localization to Automated RTL-to-TLM Fault Correspondence Analysis for Fast and Accurate VP-based Error Effect Simulation - A Case Study
    Herdt, Vladimir
    Le, Hoang M.
    Grosse, Daniel
    Drechsler, Rolf
    [J]. 2016 FORUM ON SPECIFICATION AND DESIGN LANGUAGES (FDL), 2016,