20-25 Gbit/s low-power inductor-less single-chip optical receiver and transmitter frontend in 28 nm digital CMOS

被引:2
|
作者
Szilagyi, Laszlo [1 ]
Belfiore, Guido [1 ]
Henker, Ronny [1 ]
Ellinger, Frank [1 ]
机构
[1] Tech Univ Dresden, Chair Circuit Design & Network Theory, D-01069 Dresden, Germany
关键词
RF front-ends; Active circuits; Broadband amplifiers; GB/S TRANSCEIVER;
D O I
10.1017/S1759078717000472
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of an analog frontend including a receiver amplifier (RX) and laser diode driver (LDD) for optical communication system is described. The RX consists of a transimpedance amplifier, a limiting amplifier, and an output buffer (BUF). An offset compensation and common-mode control circuit is designed using switched-capacitor technique to save chip area, provides continuous reduction of the offset in the RX. Active-peaking methods are used to enhance the bandwidth and gain. The very low gate-oxide breakdown voltage of transistors in deep sub-micron technologies is overcome in the LDD by implementing a topology which has the amplifier placed in a floating well. It comprises a level shifter, a pre-amplifier, and the driver stage. The single-chip frontend, fabricated in a 28 nm bulk-digital complementary metal-oxide-semiconductor (CMOS) process has a total active area of 0.003 mm(2), is among the smallest optical frontends. Without the BUF, which consumes 8 mW from a separate supply, the RX power consumption is 21 mW, while the LDD consumes 32 mW. Small-signal gain and bandwidth are measured. A photo diode and laser diode are bonded to the chip on a test-printed circuit board. Electro-optical measurements show an error-free detection with a bit error rate of 10(-12) at 20 Gbit/s of the RX at and a 25 Gbit/s transmission of the LDD.
引用
收藏
页码:1667 / 1677
页数:11
相关论文
共 27 条
  • [1] A 20 Gb/s CMOS Single-Chip 850 nm Optical Receiver
    Yang, Seung-Jae
    Lee, Jae-Ho
    Lee, Myung-Jae
    Choi, Woo-Young
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2024, 42 (13) : 4525 - 4530
  • [2] A single-chip 2.4GHz low-power CMOS receiver and transmitter for WPAN applications
    Kim, S
    Nam, L
    Kim, T
    Kang, K
    Lee, K
    BOSTON 2003 RADIO & WIRELESS RAWCON CONFERENCE, PROCEEDINGS, 2003, : 163 - 166
  • [3] A 0.68 pJ/bit Inductor-less Optical Receiver for 20 Gbps with 0.0025 mm2 Area in 28 nm CMOS
    Szilagyi, Laszlo
    Henker, Ronny
    Ellinger, Frank
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 35 - 39
  • [4] Inductor-less CMOS TIA Based on MSTA for Low-power and Low-noise Optical Communication
    Izumi, Ren
    Nakamura, Makoto
    Ito, Daisuke
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 155 - 156
  • [5] A single-chip low-power tunable CMOS low-IF single-conversion ISM receiver
    Chen, Chia-Pei
    Li, Simon C.
    Kao, Hong-Sing
    Su, Chung-Chih
    Wen, Kuei-Ann
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 337 - 340
  • [6] Low Power Inductor-less CML Latch and Frequency Divider for Full-Rate 20 Gbps in 28-nm CMOS
    Szilagyi, Laszlo
    Belfiore, Guido
    Henker, Ronny
    Ellinger, Frank
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [7] Low-Power Parallel Video Compression Architecture for a Single-Chip Digital CMOS Camera
    Jeff Y.F. Hsieh
    Teresa H.Y. Meng
    Journal of VLSI signal processing systems for signal, image and video technology, 1999, 21 : 195 - 207
  • [8] Low-power parallel video compression architecture for a single-chip digital CMOS camera
    Hsieh, JYF
    Meng, THY
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1999, 21 (03): : 195 - 207
  • [9] A 53-Gbit/s Optical Receiver Frontend With 0.65 pJ/bit in 28-nm Bulk-CMOS
    Szilagyi, Laszlo
    Pliva, Jan
    Henker, Ronny
    Schoeniger, David
    Turkiewicz, Jaroslaw P.
    Ellinger, Frank
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (03) : 845 - 855
  • [10] Optical Receiver Amplifier with Adaptive Power and Bandwidth for up to 30 Gbit/s in 28 nm CMOS
    Szilagyi, Laszlo
    Schoeniger, David
    Henker, Ronny
    Ellinger, Frank
    2016 11TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2016, : 109 - 112