Design Guidelines for the High-Speed Dynamic Partial Reconfiguration Based Software Defined Radio Implementations on Xilinx Zynq FPGA

被引:0
|
作者
Kamaleldin, Ahmed [1 ]
Mohamed, Ahmed [1 ]
Nagy, Ahmed [1 ]
Gamal, Youssef [1 ]
Shalash, Ahmed [1 ]
Ismail, Yehea [2 ,3 ]
Mostafa, Hassan [1 ,2 ,3 ]
机构
[1] Cairo Univ, Elect & Commun Engn Dept, Giza 12613, Egypt
[2] Amer Univ Cairo, Ctr Nanoelect & Devices, Cairo, Egypt
[3] Zewail City Sci & Technol, Cairo, Egypt
基金
加拿大自然科学与工程研究理事会;
关键词
Dynamic Partial Reconfiguration; Software Defined Radio; Field Programable Gate Array;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reconfigurability of Field Programmable Gate Array (FPGA) makes it one of the most promising approaches in the implementation of the Software Defined Radio (SDR). FPGA Dynamic Partial Reconfiguration (DPR) feature emphasizes that approach by allowing the implemented SDR system to switch between multiple communications standards in runtime reusing the same FPGA hardware resources. Reconfiguration time is a significant parameter in DPR designs especially when a fast switching is required in real time system like SDR. In this paper, different designs of Partial Reconfiguration (PR) controllers are studied and evaluated according to their impact to improve the reconfiguration time of DPR-based SDR implementation. A multistandard convolutional encoder design is implemented using DPR with different PR controllers as a case study. The design is implemented and tested on Xilinx Zynq evaluation board "ZC702". This comparative study provides important design insights and recommendations to the DPR-based SDR designers to help them select the best PR controller based on their system throughput requirement and power budget.
引用
收藏
页码:814 / 817
页数:4
相关论文
共 50 条
  • [1] A Reconfigurable Hardware Platform Implementation for Software Defined Radio using Dynamic Partial Reconfiguration on Xilinx Zynq FPGA
    Kamaleldin, Ahmed
    Hosny, Sherif
    Mohamed, Khaled
    Gamal, Mostafa
    Hussien, Abdelrhman
    Elnader, Eslam
    Shalash, Ahmed
    Obeid, Abdelfattah M.
    Ismail, Yehea
    Mostafa, Hassan
    [J]. 2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1540 - 1543
  • [2] Design and implementations of a software defined radio scheme based modem for high-speed multimedia data service
    Kang, BG
    [J]. 2002 IEEE REGION 10 CONFERENCE ON COMPUTERS, COMMUNICATIONS, CONTROL AND POWER ENGINEERING, VOLS I-III, PROCEEDINGS, 2002, : 889 - 892
  • [3] A Software Defined Radio Transceiver Based on Dynamic Partial Reconfiguration
    Hosny, Sherif
    Elnader, Eslam
    Gamal, Mostafa
    Hussien, Abdelrhman
    Khalil, Ahmed H.
    Mostafa, Hassan
    [J]. 2018 NEW GENERATION OF CAS (NGCAS), 2018, : 158 - 161
  • [4] Dynamic Reconfiguration Technologies Based on FPGA in Software Defined Radio System
    He, Ke
    Crockett, Louise
    Stewart, Robert
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 69 (01): : 75 - 85
  • [5] Dynamic Reconfiguration Technologies Based on FPGA in Software Defined Radio System
    Ke He
    Louise Crockett
    Robert Stewart
    [J]. Journal of Signal Processing Systems, 2012, 69 : 75 - 85
  • [6] Performance Evaluation of Dynamic Partial Reconfiguration Techniques for Software Defined Radio Implementation on FPGA
    Hassan, Amr
    Ahmed, Ramy
    Mostafa, Hassan
    Fahmy, Hossam A. H.
    Hussien, Ahmed
    [J]. 2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 183 - 186
  • [7] Multi-Partitioned Software Defined Radio Transceiver Based on Dynamic Partial Reconfiguration
    Hosny, Sherif
    Elnader, Eslam
    Gamal, Mostafa
    Hussien, Abdelrhman
    Mostafa, Hassan
    [J]. 2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [8] Functional Verification of Dynamic Partial Reconfiguration for Software-Defined Radio
    Ahmed, Islam
    Mohieldin, Ahmed Nader
    Mostafa, Hassan
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (03)
  • [9] A NoC Architecture for High-Speed Dynamic Partial Reconfiguration
    Wang, Junrong
    Zhang, Zhiying
    Lai, Jinmei
    [J]. 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 541 - 543
  • [10] Investigation of the Xilinx SEM Core on a Zynq-based Software-Defined Radio under Proton Irradiation
    Stehle, F.
    Budroweit, J.
    Eichstaedt, F.
    [J]. 2023 IEEE RADIATION EFFECTS DATA WORKSHOP, REDW IN CONJUNCTION WITH 2023 NSREC, 2023, : 47 - 50