Accumulation-Mode Device: Experimental of LDMOS With Folded Drift Region Achieving Ultralow Specific ON Resistance

被引:4
|
作者
Duan, Baoxing [1 ]
Zhou, Ziyu [1 ]
Wang, Yandong [1 ]
Yang, Yintang [1 ]
机构
[1] Xidian Univ, Sch Microelect, Key Lab, Minist Educ Wide Band Gap Semicond Mat & Devices, Xian 710071, Peoples R China
关键词
Accumulation; breakdown voltage (BV); lateral double-diffused MOSFET (LDMOS); specific ON resistance; ON-RESISTANCE;
D O I
10.1109/TED.2022.3200628
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In order to reduce the specific ON resistance (R-ON,(SP)) of power device in the drift region, the folded accumulation lateral double-diffused MOSFET (FALDMOS) is manufactured and analyzed in this article. The drift region of the FALDMOS is etched to form the folded surface, which is similar to the FinFET structure. The oxide inside the trench optimizes the electric field in the drift region, so the doping concentration can be increased while maintaining the breakdown voltage (BV). In addition, the trench increases the area of the drift region covered by the extended gate electrode, which can introduce more accumulated electrons when the device is turned on. The increased doping concentration and accumulated electrons work together to substantially increase the conductivity of the drift region, thereby obtaining ultralow R-ON,R-SP. Furthermore, the folded accumulation LDMOS with split gate (FSLDMOS) is proposed to solve the phenomenon that the BV of the FALDMOS cannot be improved by increasing the drift length with the fixed oxide thickness. The polysilicon above the drift region is etched apart to form an extended gate and a split electrode. The electric field concentration near the drain can be alleviated by adjusting the bias on the split electrode. The FALDMOS and FSLDMOS are manufactured by the 0.35-mu m BCD technology and the key processes, such as trench etching and polysilicon filling, are shown. The experimental results show that R-ON,R-SP of the FALDMOS is only 9.3 m Omega(.)mm(2) , while that the conventional LDMOS is 36.2 m Omega(.)mm(2) , which is reduced by 74.3% with the same BV of 36 V. Moreover, the current density of FALDMOS is five times higher than that of the conventional LDMOS in the same areas. The BV of the FSLDMOS is improved by 66% compared with FALDMOS.
引用
收藏
页码:5728 / 5732
页数:5
相关论文
共 9 条
  • [1] Accumulation-Mode High Voltage SOI LDMOS with Ultralow Specific On-resistance
    Wei, Jie
    Luo, Xiaorong
    Zhang, Yanhui
    Li, Pengcheng
    Zhou, Kun
    Li, Zhaoji
    Lei, Dameng
    He, Fanzhou
    Zhang, Bo
    2015 IEEE 27TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & IC'S (ISPSD), 2015, : 185 - 188
  • [2] Novel Ultralow On-resistance Accumulation-mode LDMOS with Integrated Diodes
    Wei, Jie
    Ma, Zhen
    Li, Congcong
    Dai, Kaiwei
    Luo, Xiaorong
    Zhang, Bo
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [3] THE ACCUMULATION-MODE FIELD-EFFECT TRANSISTOR - A NEW ULTRALOW ON-RESISTANCE MOSFET
    BALIGA, BJ
    SYAU, TY
    VENKATRAMAN, P
    IEEE ELECTRON DEVICE LETTERS, 1992, 13 (08) : 427 - 429
  • [4] Accumulation mode triple gate SOI LDMOS with ultralow on-resistance and enhanced transconductance
    Wei, Jie
    Luo, Xiaorong
    Ma, Da
    Wu, Junfeng
    Li, Zhaoji
    Zhang, Bo
    2016 28TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2016, : 171 - 174
  • [5] Low Specific On-resistance SOI LDMOS Device with P+P-top Layer in the Drift Region
    Yao, Jia-Fei
    Guo, Yu-Feng
    Xu, Guang-Ming
    Hua, Ting-Ting
    Lin, Hong
    Xiao, Jian
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (05) : 673 - 681
  • [6] Accumulation-Mode Silicon Carbide Laterally Diffused Metal Oxide Semiconductor with Low Specific on Resistance
    Yang, Qian
    Gao, Yi
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2022, 17 (08) : 1163 - 1168
  • [7] Experimental of Folded Accumulation Lateral Double-diffused Transistor with Low Specific On Resistance
    Wang, Yandong
    Duan, Baoxing
    Yang, Yintang
    2021 33RD INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2021, : 195 - 198
  • [8] Accumulation-Mode Lateral Double-Diffused MOSFET Breaking Silicon Limit by Eliminating Dependence of Specific ON-Resistance on Doping Concentration
    Wang, Yandong
    Duan, Baoxing
    Song, Haitao
    Yang, Yintang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (05) : 2414 - 2419
  • [9] A novel low specific on-resistance double-gate LDMOS with multiple buried p-layers in the drift region based on the Silicon-On-Insulator substrate
    Chen, Yinhui
    Hu, Shengdong
    Cheng, Kun
    Jiang, YuYu
    Luo, Jun
    Wang, Jian'an
    Tang, Fang
    Zhou, Xichuan
    Zhou, Jianlin
    Gan, Ping
    SUPERLATTICES AND MICROSTRUCTURES, 2016, 89 : 59 - 67