A triple-band WCDMA direct conversion receiver IC with reduced number of off-chip components and digital baseband control signals

被引:0
|
作者
Watanabe, Osamu [1 ]
Ito, Rui [1 ]
Mitomo, Toshiya [1 ]
Saigusa, Shigehito [2 ]
Arai, Tadashi [2 ]
Toyoda, Takehiko [2 ]
机构
[1] Toshiba Co Ltd, Ctr Corp Res & Dev, Kawasaki, Kanagawa 2128582, Japan
[2] Toshiba Co Ltd, Semicond Co, Yokohama, Kanagawa 2478585, Japan
关键词
WCDMA; direct conversion receiver(DCR); triple-band; class AB mixer; DC offset canceler;
D O I
10.1093/ietele/e91-c.6.837
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a triple-band WCDMA direct conversion receiver (DCR) IC that needs a small number of off-chip components and control signals from digital baseband (DBB) IC. The DCR IC consists of 3 quadrature demodulators (QDEMs) with on-chip impedance matching circuit and an analog baseband block (ABB) that contains a low-pass filter (LPF) with f(c) automatic tuning circuit using no off-chip components and a linear-in-dB variable-gain amplifier (VGA) with on-chip analog high-pass filter (HPF). In order to make use of DBB control-free DC offset canceler, the DCR is designed to avoid large gain change under large interference that causes long transient response. In order to realize that characteristic without increasing quiescent current, the QDEM is used that em ploys class AB input stage and low-noise common mode feedback (CMFB) output stage. The DCR IC was fabricated in a SiGe BiCMOS process and occupies about 2.9 mm x 3.0 mm. The DCR needs SAW filters only for off-chip components and a gain control signal from DBB IC for AGC loop. The IIP3 of over -4.4 dBm for small signal input level and that of over +1.9 dBm for large signal input level are achieved. The gain compression of the desired signal is less than 0.3 dB for ACS Case-II condition.
引用
收藏
页码:837 / 843
页数:7
相关论文
empty
未找到相关数据