CMOS Device Performance Improvement Using Flood Buried-Contact Plasma Doping Processes

被引:2
|
作者
Qin, Shu [1 ]
Hu, Yongjun Jeff [1 ]
McTeer, Allen [1 ]
机构
[1] Micron Technol Inc, Boise, ID 83707 USA
关键词
Deactivation improvement; flood buried-contact (FBC) implants; plasma doping (PLAD); Schottky barrier height (SBH) lowering effect;
D O I
10.1109/TED.2015.2416917
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An additional ultrashallow boron-based plasma doping (PLAD) was carried out into the source/drain contacts for both pMOS and nMOS devices without masks. The PLAD using either B2H6 or BF3 gas in a mild energy to ultralow energy (ULE) regime, which are roughly equivalent to 1.5-0.2-keV energy and 1-3 x 10(16)/cm(2) dose regime beam-line B implants, were utilized for this process. The pMOS devices exhibit significant performance improvements, including similar to 80% lower contact resistances, similar threshold and subthreshold voltage characteristics, and similar to 15%-30% higher drive currents, without degrading OFF current. Using ULE BF3 PLAD, the nMOS devices also show performance improvements, including similar to 50% lower contact resistances, similar threshold and subthreshold voltage characteristics, and similar to 4% higher drive currents without degrading OFF current. The mechanism of the nMOS device performance improvement can be attributed to the Schottky barrier height lowering effect and deactivation improvement. It significantly reduces cost because this one low-cost PLAD module eliminates two photo steps, one implant step, and two photo removing/cleaning steps.
引用
收藏
页码:1784 / 1788
页数:5
相关论文
共 50 条
  • [1] Performance and mechanism analysis of laser-grooving buried-contact silicon solar cell
    Shi, Jiqun
    Taiyangneng Xuebao/Acta Energiae Solaris Sinica, 1994, 15 (01): : 7 - 11
  • [2] Doping Technology for the Improvement of Next Generation Device Performance
    Suguro, Kyoichi
    ION IMPLANTATION TECHNOLOGY 2010, 2010, 1321 : 69 - 74
  • [3] Performance Improvement in Side Contact Multilayer Graphene Nanoribbon Interconnects using Intercalated Doping
    Nishad, Atul Kumar
    Sharma, Rohit
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 2291 - 2296
  • [4] Advanced CMOS device sensitivity to USJ processes and the required accuracy of doping and activation
    Al-Bayati, A
    Graoui, H
    Spear, J
    Ito, H
    Matsunaga, Y
    Ohuchi, K
    Adachi, K
    Miyashita, K
    Nakayama, TYM
    Oowada, M
    Toyoshima, Y
    IIT2002: ION IMPLANTATION TECHNOLOGY, PROCEEDINGS, 2003, : 185 - 188
  • [5] Ultra-low cost and high performance 65nm CMOS device fabricated with plasma doping
    Lallement, F
    Duriez, B
    Grouillet, A
    Arnaud, F
    Tavel, B
    Wacquant, F
    Stolk, P
    Woo, M
    Erokhin, Y
    Scheuer, J
    Godet, L
    Weeman, J
    Distaso, D
    Lenoble, D
    2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2004, : 178 - 179
  • [6] Plasma doping on 68nm CMOS device source/drain formations
    Qin, Shu
    McTeer, Allen
    Hu, Jeff
    Liu, Jennifer
    Panda, Durga
    Trivedi, Jigish
    EXTENDED ABSTRACTS 2008 INTERNATIONAL WORKSHOP ON JUNCTION TECHNOLOGY, 2008, : 8 - 13
  • [7] Improvement of Plasma Performance Using Carbon Pellet Injection in Large Helical Device
    Morita, Shigeru
    Goto, Motoshi
    Nagaoka, Kenichi
    Dong, Chunfeng
    Zhou, Hangyu
    Cui, Zhengying
    Dong, Yunbo
    Gao, Xiang
    Ida, Katsumi
    Ikeda, Katsunori
    Kaneko, Osamu
    Lin, Shiyao
    Nakano, Haruhisa
    Osakabe, Masaki
    Sakamoto, Ryuichi
    Takeiri, Yasuhiko
    Ti, Ang
    Tsumori, Katsuyoshi
    Yoshinuma, Mikiro
    PLASMA SCIENCE & TECHNOLOGY, 2011, 13 (03) : 290 - 296
  • [8] Deactivation Improvement of Advanced CMOS Devices Using a Flood BC PLAD Process
    Qin, Shu
    McTeer, Allen
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (07) : 2113 - 2119
  • [9] SUBMICROMETER CMOS DEVICE FABRICATION USING GAS IMMERSION LASER DOPING (GILD)
    CAREY, PG
    WEINER, KH
    SIGMON, TW
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1988, 35 (12) : 2429 - 2429
  • [10] Characterization for High-Performance CMOS Using In-Wafer Advanced Kelvin-Contact Device Structure
    Kuroda, Rihito
    Teramoto, Akinobu
    Komuro, Takanori
    Sugawa, Shigetoshi
    Ohmi, Tadahiro
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2009, 22 (01) : 126 - 133