Optimization of On-Chip Link Performance under Area, Power and Variability Constraints

被引:0
|
作者
Faiz-ul-Hassan [1 ]
Rodriguez-Salazar, Fernando [1 ]
Vanderbauwhede, Wim A. [2 ]
机构
[1] Univ Glasgow, Dept Elect & Elect Engn, Glasgow G12 8QQ, Lanark, Scotland
[2] Univ Glasgow, Dept Comp Sci, Glasgow G12 8QQ, Lanark, Scotland
来源
2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS | 2010年
关键词
Repeater insertion; Link optimization; Delay variability; On-chip communication; FLUCTUATIONS; DESIGN;
D O I
10.1109/ICM.2010.5696196
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A large number of repeaters are used in the global interconnects of any System-on-Chip (SoC) design for improving the delay characteristics, and these repeaters consume a significant portion of the chip area and power. In this work we emphasize that due to increasing trend of the variability, power and area optimal repeater insertion methodologies should also consider performance variability. Analytical models for area, power, performance and probability of link failure have been presented in terms of the size of the repeaters and inter-repeater segment length. It has been found that beyond a certain reduction in the size of the repeaters, the delay variability may exceed acceptable limits while still satisfying other constraints. For instance, with only 4% of performance loss due to the use of smaller repeaters, almost 30% of power and 40% of area savings can be achieved; however performance certainty is reduced by 24%. Therefore, while optimizing area, power and performance of on-chip communication links, delay (and power) variability should also be included in the figure of merit.
引用
收藏
页码:48 / 51
页数:4
相关论文
共 50 条
  • [1] Network-on-chip link analysis under power and performance constraints
    Kim, Manho
    Kim, Daewook
    Sobelman, Gerald E.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4163 - +
  • [2] Robust Optimization of a Chip Multiprocessor's Performance under Power and Thermal Constraints
    Ghasemazar, Mohammad
    Goudarzi, Hadi
    Pedram, Massoud
    2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 108 - 114
  • [3] Empirical study for optimization of power-performance with on-chip memory
    Takahashi, Chikafumi
    Sato, Mitsuhisa
    Takahashi, Daisuke
    Bokul, Taisuke
    Nakamura, Hiroshi
    Kond, Masaaki
    Fujita, Motonobu
    HIGH-PERFORMANCE COMPUTING, 2008, 4759 : 466 - +
  • [4] Improved On-Chip Router Analytical Power and Area Modeling
    Kahng, Andrew B.
    Lin, Bill
    Samadi, Kambiz
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 238 - +
  • [5] Storage Sharing Optimization Under Constraints of SLO Compliance and Performance Variability
    Li, Ning
    Jiang, Hong
    Feng, Dan
    Shi, Zhan
    IEEE TRANSACTIONS ON SERVICES COMPUTING, 2019, 12 (01) : 58 - 72
  • [6] Characterization and Compensation of Performance Variability Using On-Chip Monitors
    Islam, A. K. M. Mahfuzul
    Onodera, Hidetoshi
    2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
  • [7] Characterization and Compensation of Performance Variability Using On-Chip Monitors
    Islam, A. K. M. Mahfuzul
    Onodera, Hidetoshi
    PROCEEDINGS OF TECHNICAL PROGRAM - 2014 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2014,
  • [8] On-chip bus modeling for power and performance estimation
    Lee, Je-Hoon
    Cho, Young-Shin
    Kim, Seok-Man
    Cho, Kyoung-Rok
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION - PROCEEDINGS, 2007, 4599 : 200 - +
  • [9] Optimizing Power and Performance for Reliable On-Chip Networks
    Yanamandra, Aditya
    Eachempati, Soumya
    Soundararajan, Niranjan
    Narayanan, Vijaykrishnan
    Irwin, Mary Jane
    Krishnan, Ramakrishnan
    2010 15TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2010), 2010, : 426 - 431