Area, Throughput, and Energy-Efficiency Trade-offs in the VLSI Implementation of LDPC Decoders

被引:0
|
作者
Roth, C. [1 ]
Cevrero, A. [2 ]
Studer, C. [1 ]
Leblebici, Y. [2 ]
Burg, A. [2 ]
机构
[1] ETH, Dept Informat Technol & Elect Engn, CH-8092 Zurich, Switzerland
[2] Ecole Polytech Fed Lausanne, Sch Engn, CH-1015 Lausanne, Switzerland
基金
瑞士国家科学基金会;
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-density parity-check (LDPC) codes are key ingredients for improving reliability of modern communication systems and storage devices. On the implementation side however, the design of energy-efficient and high-speed LDPC decoders with a sufficient degree of reconfigurability to meet the flexibility demands of recent standards remains challenging. This survey paper provides an overview of the state-of-the-art in the design of LDPC decoders using digital integrated circuits. To this end, we summarize available algorithms and characterize the design space. We analyze the different architectures and their connection to different codes and requirements. The advantages and disadvantages of the various choices are illustrated by comparing state-of-the-art LDPC decoder designs.
引用
收藏
页码:1772 / 1775
页数:4
相关论文
共 50 条
  • [1] ENERGY-TIME TRADE-OFFS IN VLSI COMPUTATIONS
    TYAGI, A
    FOUNDATIONS OF SOFTWARE TECHNOLOGY AND THEORETICAL COMPUTER SCIENCE ////, 1989, 405 : 301 - 311
  • [2] Energy-privacy trade-offs in VLSI computations
    Tyagi, A
    PROGRESS IN CRYPTOLOGY - INDOCRYPT 2005, PROCEEDINGS, 2005, 3797 : 361 - 374
  • [3] ENERGY-TIME TRADE-OFFS IN VLSI COMPUTATIONS
    TYAGI, A
    LECTURE NOTES IN COMPUTER SCIENCE, 1989, 405 : 301 - 311
  • [4] Modeling Energy-Time Trade-Offs in VLSI Computation
    Bingham, Brad D.
    Greenstreet, Mark R.
    IEEE TRANSACTIONS ON COMPUTERS, 2012, 61 (04) : 530 - 547
  • [5] Memory trade-offs in layered self-corrected min-sum LDPC decoders
    Boncalo, Oana
    Amaricai, Alexandru
    Mihancea, Petru Florin
    Savin, Valentin
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 87 (02) : 169 - 180
  • [6] Memory trade-offs in layered self-corrected min-sum LDPC decoders
    Oana Boncalo
    Alexandru Amaricai
    Petru Florin Mihancea
    Valentin Savin
    Analog Integrated Circuits and Signal Processing, 2016, 87 : 169 - 180
  • [7] Spectral and Energy Efficiency Trade-offs in Cellular Networks
    Tsilimantos, Dimitrios
    Gorce, Jean-Marie
    Jaffres-Runser, Katia
    Poor, H. Vincent
    IEEE TRANSACTIONS ON WIRELESS COMMUNICATIONS, 2016, 15 (01) : 54 - 66
  • [8] AREA TIME TRADE-OFFS IN MICRO-GRAIN VLSI ARRAY ARCHITECTURES
    BAJWA, RS
    OWENS, RM
    IRWIN, MJ
    IEEE TRANSACTIONS ON COMPUTERS, 1994, 43 (10) : 1121 - 1128
  • [9] Efficiency in Evolutionary Trade-Offs
    Noor, Elad
    Milo, Ron
    SCIENCE, 2012, 336 (6085) : 1114 - 1115
  • [10] Design and Implementation Trade-Offs for Wide-Area Resource Discovery
    Albrecht, Jeannie
    Oppenheimer, David
    Vahdat, Amin
    Patterson, David A.
    ACM TRANSACTIONS ON INTERNET TECHNOLOGY, 2008, 8 (04)