FPGA Implementation of High Speed Reconfigurable Filter Bank for Multi-standard Wireless Communication Receivers

被引:0
|
作者
Garg, Sasha [1 ]
Darak, S. J. [1 ]
机构
[1] IIIT, Dept Elect & Commun Engn, Delhi 110020, India
关键词
Channelization; Critical path delay; FPGA; Reconfigurable Discrete Fourier Transform Filter Banks (RDFTFB);
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In next generation wireless communication system, wireless transceivers should be able to handle wideband input signals compromising of multiple communication standards. Such multi-standard wireless communication receivers (MWCRs) need filter bank to extract the desired signal of interest from wideband input spectrum and bring it to the baseband for further signal processing tasks such as spectrum sensing, modulation classification, demodulation etc. In MWCRs, rather any wireless receivers, modulated filter banks, such as Discrete Fourier Transform Filter Banks (DFTFB), are preferred due to their advantages such as lower area, delay and power requirements. To support multi-standard operation, reconfigurable DFTFB (RDFTFB) was proposed by integrating DFTFB with the coefficient decimation method. In this paper, an efficient high speed implementation of RDFTFB on Virtex-7 field programmable gate arrays (FPGA) has been proposed. The proposed approach minimizes the critical path delay between clocked registers thereby leading to significant improvement in the maximum operating frequency of the RDFTFB. Numerically, the proposed implementation leads to 89.7% improvement in the maximum frequency at which RDFTFB can be clocked. Furthermore, proposed implementation leads to 18.5% reduction in the dynamic power consumption.
引用
下载
收藏
页数:5
相关论文
共 50 条
  • [1] Low-Complexity Reconfigurable Fast Filter Bank for Multi-Standard Wireless Receivers
    Darak, Sumit J.
    Gopi, Smitha Kavallur Pisharath
    Prasad, Vinod Achutavarrier
    Lai, Edmund
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (05) : 1202 - 1206
  • [2] A Low Complexity Reconfigurable Non-uniform Filter Bank for Channelization in Multi-standard Wireless Communication Receivers
    Darak, Sumit Jagdish
    Vinod, Achutavarrier Prasad
    Lai, Edmund M. -K.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 68 (01): : 95 - 111
  • [3] A Low Complexity Reconfigurable Non-uniform Filter Bank for Channelization in Multi-standard Wireless Communication Receivers
    Sumit Jagdish Darak
    Achutavarrier Prasad Vinod
    Edmund M.-K. Lai
    Journal of Signal Processing Systems, 2012, 68 : 95 - 111
  • [4] Design of Reconfigurable Filter Bank Architecture Using Improved Coefficient Decimation-Interpolation-Masking Technique for Multi-Standard Wireless Communication Receivers
    Dhabu, Sumedh
    Smitha, K. G.
    Vinod, A. P.
    JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (03) : 417 - 428
  • [5] A Reconfigurable High-Speed RNS-FIR Channel Filter for Multi-Standard Software Radio Receivers
    Smitha, K. G.
    Vinod, A. P.
    2008 11TH IEEE SINGAPORE INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS (ICCS), VOLS 1-3, 2008, : 1354 - 1358
  • [6] A Tree-Structured Non-Uniform Filter Bank for Multi-Standard Wireless Receivers
    Mahesh, R.
    Vinod, A. P.
    Tan, B. Y.
    K-Lai, Edmund M.
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 213 - +
  • [7] CMOS digitally programmable filter for multi-standard wireless receivers
    Alzaher, HA
    Elwan, HO
    Ismail, M
    ELECTRONICS LETTERS, 2000, 36 (02) : 133 - 135
  • [8] SVD based reconfigurable SRC filter for multi-standard radio receivers
    Agarwal, Ashok
    Bopanna, Lakshmi
    IET CIRCUITS DEVICES & SYSTEMS, 2016, 10 (05) : 375 - 382
  • [9] Modeling of Reconfigurable ΣΔ Modulator for Multi-standard Wireless Receivers in Verilog-A
    Castro, Mateus
    Souza, Raphael
    Junior, Agord
    Lima, Eduardo
    Manera, Leandro
    34TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2021), 2021,
  • [10] Filter Bank Channelizers for Multi-Standard Software Defined Radio Receivers
    R. Mahesh
    A. P. Vinod
    Edmund M-K. Lai
    Amos Omondi
    Journal of Signal Processing Systems, 2011, 62 : 157 - 171