Efficient bit-level model reductions for automated hardware verification

被引:2
|
作者
Tverdyshev, Sergey [1 ]
Alkassar, Eyad [1 ]
机构
[1] Univ Saarland, Saarland, Germany
关键词
D O I
10.1109/TIME.2008.11
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Transition systems which do not perform domain-specific operations on their state variables can be efficiently reduced. We present two different algorithms which automatically eliminate domain-specific operations and reduce the domains of occurring variables from infinite to small domains. Our work extends earlier techniques which are applicable solely to combinatorial properties to temporal properties of transition systems. We have implemented our algorithm as a proof method in the Isabelle/HOL theorem prover and applied it to bit-level hardware designs. To demonstrate the efficiency of our technique, we fully automatically verify a liveness property of a pipelined processor and correctness of a memory management unit.
引用
收藏
页码:164 / 172
页数:9
相关论文
共 50 条
  • [1] Verification of executable pipelined machines with bit-level interfaces
    Manolios, P
    Srinivasan, SK
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 855 - 862
  • [2] Bit-Balance: Model-Hardware Codesign for Accelerating NNs by Exploiting Bit-Level Sparsity
    Sun, Wenhao
    Zou, Zhiwei
    Liu, Deng
    Sun, Wendi
    Chen, Song
    Kang, Yi
    IEEE TRANSACTIONS ON COMPUTERS, 2024, 73 (01) : 152 - 163
  • [3] Fast and Efficient Bit-Level Precision Tuning
    Adje, Assale
    Ben Khalifa, Dorra
    Martel, Matthieu
    STATIC ANALYSIS, SAS 2021, 2021, 12913 : 1 - 24
  • [4] Model for a CMOS bit-level product cell
    Gonzalez-Navarro, Yesenia E.
    Gomez-Castaneda, Felipe
    Moreno-Cadenas, Jose A.
    Flores-Nava, Luis M.
    Arellano-Cardenas, Oliverio
    2007 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING, 2007, : 155 - 158
  • [5] Optimal model search for hardware-trojan-based bit-level fault attacks on block ciphers
    Zhao, Xinjie
    Zhang, Fan
    Guo, Shize
    Gong, Zheng
    SCIENCE CHINA-INFORMATION SCIENCES, 2018, 61 (03)
  • [6] Optimal model search for hardware-trojan-based bit-level fault attacks on block ciphers
    Xinjie ZHAO
    Fan ZHANG
    Shize GUO
    Zheng GONG
    Science China(Information Sciences), 2018, 61 (03) : 246 - 248
  • [7] Optimal model search for hardware-trojan-based bit-level fault attacks on block ciphers
    Xinjie Zhao
    Fan Zhang
    Shize Guo
    Zheng Gong
    Science China Information Sciences, 2018, 61
  • [8] EFFICIENT BIT-LEVEL SYSTOLIC ARRAYS FOR INNER PRODUCT COMPUTATION
    URQUHART, RB
    WOOD, D
    GEC JOURNAL OF RESEARCH, 1984, 2 (01): : 52 - 55
  • [9] Bit-Level Taint Analysis
    Yadegari, Babak
    Debray, Saumya
    2014 14TH IEEE INTERNATIONAL WORKING CONFERENCE ON SOURCE CODE ANALYSIS AND MANIPULATION (SCAM 2014), 2014, : 255 - 264
  • [10] EFFICIENT BIT-LEVEL SYSTOLIC ARRAY FOR THE LINEAR DISCRIMINANT FUNCTION CLASSIFIER
    WANG, CL
    WEI, CH
    CHEN, SH
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1987, 134 (05): : 216 - 224