Design of High Stability and Low Power 7T SRAM Cell in 32-NM CNTFET Technology

被引:7
|
作者
Elangovan, M. [1 ]
Muthukrishnan, M. [1 ]
机构
[1] Govt Coll Engn, Dept Elect & Commun Engn, Trichy, Tamil Nadu, India
关键词
SRAM; CNTFET; SNM; low power and process variation; PERFORMANCE;
D O I
10.1142/S0218126622502334
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel 7T carbon nanotube field effect transistor (CNTFET)-based static random-access memory (SRAM) cell is proposed in this paper. Power and noise margin performances of the proposed SRAM cell is observed for write, hold and read operations. The power consumption and noise margin of the proposed SRAM cell is compared with the conventional 6T and 8T CNTFET-based SRAM cells. From the simulation, it is noted that the proposed 7T SRAM cell consumes lesser power and offers high static noise margin (SNM) compared to that of conventional 6T and 8T SRAM cells. The introduction of diode-based transistor structure improves the power and noise performance of the proposed SRAM cell. The effect of variation of parameters such as gate oxide thickness, dielectric constant, pitch, temperature, number of carbon nanotubes (CNT) and supply voltage on power and noise performance of proposed 7T SRAM cell is studied. Simulations were carried out with HSPICE simulation tool using Stanford University 32-nm CNTFET model.
引用
收藏
页数:23
相关论文
共 50 条
  • [1] Design of high stability, low power and high speed 12 T SRAM cell in 32-nm CNTFET technology
    Mani, Elangovan
    Abbasian, Erfan
    Gunasegeran, Muthukumaran
    Sofimowloodi, Sobhan
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 154
  • [2] Design of high stability, low power and high speed 12 T SRAM cell in 32-nm CNTFET technology
    Mani, Elangovan
    Abbasian, Erfan
    Gunasegeran, Muthukumaran
    Sofimowloodi, Sobhan
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 154
  • [3] A 32-nm Subthreshold 7T SRAM Bit Cell With Read Assist
    Gupta, Shourya
    Gupta, Kirti
    Pandey, Neeta
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3473 - 3483
  • [4] Low Voltage 7T SRAM cell in 32nm CMOS Technology Node
    Rawat, Bhawna
    Gupta, Kirti
    Goel, Nidhi
    [J]. 2018 INTERNATIONAL CONFERENCE ON COMPUTING, POWER AND COMMUNICATION TECHNOLOGIES (GUCON), 2018, : 231 - 234
  • [5] Design of 7T Sram Cell for Low Power Applications
    Ansari, Abdul Quaiyum
    Ansari, Javed Akhtar
    [J]. 2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [6] A 32nm SRAM Design for Low Power and High Stability
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    [J]. 2008 51ST MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2008, : 422 - 425
  • [7] Novel 7T SRAM cell for low power cache design
    Aly, RE
    Faisal, MI
    Bayoumi, MA
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 171 - 174
  • [8] Low-power cache design using 7T SRAM cell
    Aly, Ramy E.
    Bayoumi, Magdy A.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (04) : 318 - 322
  • [9] A Novel 7T SRAM cell Design for Reducing Leakage Power and Improved Stability
    Kumar, Vikas
    Khanna, Gargi
    [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 56 - 59
  • [10] Low Power Multi Threshold 7T SRAM Cell
    Sachan, Divyesh
    Peta, Harish
    Malik, Kamaldeep Singh
    Goswami, Manish
    [J]. 2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 257 - 260