Cascaded multilevel inverter using series connection of novel capacitor-based units with minimum switch count

被引:55
|
作者
Barzegarkhoo, Reza [1 ]
Zamiri, Elyas [2 ]
Vosoughi, Naser [2 ]
Kojabadi, Hossein Madadi [1 ]
Chang, Liuchen [3 ]
机构
[1] Sahand Univ Technol, Fac Elect Engn, Tabriz 51335, Iran
[2] Univ Tabriz, Fac Elect & Comp Engn, Tabriz, Iran
[3] UNB, Dept Elect & Comp Engn, Fredericton, NB E3B 5A3, Canada
关键词
invertors; capacitor switching; cascaded multilevel inverter; series connection; capacitor-based units; minimum switch count; CMLI; switching devices; DC voltage sources; floating capacitors; embedded DC voltage source; power switches; integrated capacitors; self-voltage balancing; close loop systems; intricate modulation technique; isolated DC voltage sources; mixed switching frequency; power loss dissipation; 27-level derived structures; seven-level derived structures; trinary asymmetrical algorithm; symmetrical algorithm; binary asymmetrical algorithm; hybrid pattern algorithm; DC VOLTAGE SOURCES; FLYING-CAPACITOR; MULTICELL CONVERTERS; REDUCED NUMBER; BASIC UNIT; SYSTEMS; PWM;
D O I
10.1049/iet-pel.2015.0956
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new family of cascaded multilevel inverters (CMLIs) which can generate a considerable number of output voltage levels with minimum number of required accompanying switching devices. Conceptually, each stage of proposed CMLI is composed of using a novel capacitor-based unit including two floating capacitors, one embedded dc voltage source and three power switches. In this case, the balanced voltage of integrated capacitors can be precisely provided as self-voltage balancing without using any auxiliary circuits, close loop systems and intricate modulation techniques. In addition, to reach different number of output voltage levels, four different algorithms pertaining to the symmetrical, binary asymmetrical, trinary asymmetrical and also hybrid patterns for determining the magnitude of isolated dc voltage sources are presented. Hereby, proposed hybrid structure is capable of working under mixed switching frequency without aiming the conventional full H-Bridge cell. Therefore, a high quality of output waveforms with reduced switching devices as well as power loss dissipation can be alternatively achieved. To confirm the validity of proposed CMLI, a complete comparison with several recently presented topologies besides several simulation and experimental results based on trinary asymmetrical and hybrid evolved structures will be also given.
引用
收藏
页码:2060 / 2075
页数:16
相关论文
共 50 条
  • [1] New cascaded multilevel inverter with series connection of novel capacitor based basic units
    Laali, Sara
    Nasiri-Zarandi, Reza
    IET POWER ELECTRONICS, 2023, 16 (11) : 1796 - 1813
  • [2] A multilevel inverter based on cascade connection of submultilevel units with reduced switch count
    Sedaghati, Farzad
    Majareh, Seyed Hadi Latifi
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (07) : 1152 - 1172
  • [3] Switched capacitor-based quadruple boost multilevel inverter topology with reduced switch count and its extension
    Murugan, Oorappan G.
    Pandarinathan, Sivaraman
    Dhas, B. Goldvin Sugirtha
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (07) : 1230 - 1252
  • [4] Reduced Switch Quadruple Boost Switched Capacitor-based Multilevel Inverter
    Panda, Kaibalya Prasad
    Babu, Narendra P.
    Bisoyi, Sanjiba Kumar
    Panda, Gayadhar
    2020 3RD INTERNATIONAL CONFERENCE ON ENERGY, POWER AND ENVIRONMENT: TOWARDS CLEAN ENERGY TECHNOLOGIES (ICEPE 2020), 2021,
  • [5] Cascaded Multilevel Inverter With Series Connection of Novel H-Bridge Basic Units
    Babaei, Ebrahim
    Laali, Sara
    Alilu, Somayeh
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2014, 61 (12) : 6664 - 6671
  • [6] A Switched Capacitor-Based 13-Level Inverter With Reduced Switch Count
    Islam, Shirazul
    Siddique, Marif Daula
    Iqbal, Atif
    Mekhilef, Saad
    Al-Hitmi, Mohammed
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2022, 58 (06) : 7373 - 7383
  • [7] A novel cascaded multilevel boost converter fed multilevel inverter with reduced switch count
    Jayasudha, K.
    Vijayalakshmi, S.
    Marimuthu, M.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (12) : 2374 - 2391
  • [8] Cascaded Multilevel Inverter Using Quasi Resonant Switched Capacitor Units
    Sabour, Shahin
    Nazarpour, Daryoosh
    Golshannavaz, Sajjad
    Choupan, Reza
    2019 10TH INTERNATIONAL POWER ELECTRONICS, DRIVE SYSTEMS AND TECHNOLOGIES CONFERENCE (PEDSTC), 2019, : 315 - 319
  • [9] A novel switched capacitor-based multilevel inverter with symmetrical and asymmetrical configurations
    Chiranjeevi Sadanala
    Swapnajit Pattnaik
    Vinay Pratap Singh
    Electrical Engineering, 2021, 103 : 1461 - 1472
  • [10] A novel switched capacitor-based multilevel inverter with symmetrical and asymmetrical configurations
    Sadanala, Chiranjeevi
    Pattnaik, Swapnajit
    Singh, Vinay Pratap
    ELECTRICAL ENGINEERING, 2021, 103 (03) : 1461 - 1472