Carrier-transport-enhanced channel CMOS for improved power consumption and performance

被引:306
|
作者
Takagi, Shinichi [1 ,2 ]
Irisawa, Toshifurni [1 ]
Tezuka, Tsutomu [1 ]
Numata, Toshinori [1 ]
Nakaharai, Shu [1 ]
Hirashita, Norio [1 ]
Moriyama, Yoshihiko [1 ]
Usuda, Koji [1 ]
Toyoda, Eiji [3 ]
Dissanayake, Sanjeewa [2 ]
Shichijo, Masato [2 ]
Nakane, Ryosho [2 ]
Sugahara, Satoshi [4 ]
Takenaka, Mitsuru [2 ]
Sugiyama, Naoharu [1 ]
机构
[1] MIRAI AIST, Tsukuba, Ibaraki 3058562, Japan
[2] Univ Tokyo, Tokyo 1138656, Japan
[3] Covalent Mat Corp, Tokyo 1410032, Japan
[4] Tokyo Inst Technol, Tokyo 1528550, Japan
关键词
density-of-states (DOS); effective mass; Ge; Ge-on-insulator (GOT); mobility; multigate MOSFET; strained Si; subband engineering; supply voltage; surface orientation; uniaxial strain; velocity; III-V semiconductor;
D O I
10.1109/TED.2007.911034
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An effective way to reduce supply voltage and resulting power consumption without losing the circuit performance of CMOS is to use CMOS structures using high carrier mobility/ velocity. In this paper, our recent approaches in realizing these carrier-transport-enhanced CMOS will be reviewed. First, the basic concept on the choice of channels for increasing on current of MOSFETs, the effective-mass engineering, is introduced from the viewpoint of both carrier velocity and surface carrier concentration under a given gate voltage. Based on this understanding, critical issues, fabrication techniques, and the device performance of MOSFETs using three types of channel materials, Si (SiGe) with uniaxial strain, Ge-on-insulator (GOT), and III-V semiconductors, are presented. As for the strained devices, the importance of uniaxial strain, as well as the combination with multigate structures, is addressed. A novel subband engineering for electrons on (110) surfaces is also introduced. As for GOT MOSFETs, the versatility of the Ge condensation technique for fabricating a variety of Ge-based devices is emphasized. In addition, as for III-V semiconductor MOSFETs, advantages and disadvantages on low effective mass are examined through simple theoretical calculations.
引用
收藏
页码:21 / 39
页数:19
相关论文
共 50 条
  • [1] Carrier-transport-enhanced CMOS using new channel materials and structures
    Takagi, Shinichi
    Irisawa, Toshifiumi
    Tezuka, Tsutomu
    Nakaharai, Shu
    Usuda, Koji
    Hirashita, Norio
    Takenaka, Mitsuru
    Sugiyama, Naoharu
    2007 INTERNATIONAL SEMICONDUCTOR DEVICE RESEARCH SYMPOSIUM, VOLS 1 AND 2, 2007, : 464 - +
  • [2] Advanced nano CMOS platform using carrier-transport-enhanced channels
    Takagi, Shinichi
    2008 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 91 - 92
  • [3] Improved CMOS performance via enhanced carrier mobility
    Mooney, P. M.
    MATERIALS SCIENCE AND ENGINEERING B-SOLID STATE MATERIALS FOR ADVANCED TECHNOLOGY, 2006, 134 (2-3): : 133 - 137
  • [4] Enhanced CMOS process gives improved analog performance
    Morrison, D
    ELECTRONIC PRODUCTS MAGAZINE, 1998, 40 (11): : 27 - 28
  • [5] PERFORMANCE SENSITIVITY OF A POWER-LINE CARRIER CHANNEL
    CRISTINA, S
    DAMORE, M
    IEEE TRANSACTIONS ON POWER APPARATUS AND SYSTEMS, 1979, 98 (04): : 1337 - 1344
  • [6] Comprehensive n- and pMOSFET Channel Material Benchmarking and Analysis of CMOS Performance Metrics Considering Quantum Transport and Carrier Scattering Effects
    Kim, Raseong
    Avci, Uygar E.
    Young, Ian A.
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 (01) : 505 - 523
  • [7] A HIGH-PERFORMANCE LOW-POWER CMOS CHANNEL FILTER
    BLACK, WC
    ALLSTOT, DJ
    REED, RA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) : 929 - 938
  • [8] Enhanced Photocatalytic Performance through Magnetic Field Boosting Carrier Transport
    Li, Jun
    Pei, Qi
    Wang, Ruyi
    Zhou, Yong
    Zhang, Zhengming
    Cao, Qingqi
    Wang, Dunhui
    Mi, Wenbo
    Du, Youwei
    ACS NANO, 2018, 12 (04) : 3351 - 3359
  • [9] Enhanced Carrier Transport Performance of Monolayer Hafnium Disulphide by Strain Engineering
    Chung, Yun-Fang
    Chang, Shu-Tong
    NANOMATERIALS, 2024, 14 (17)
  • [10] Power consumption and performance comparative study of logarithmic-time CMOS adders
    Duarte, D
    Hezavei, J
    Irwin, MJ
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 467 - 476