Performance characteristics of parallel and pipelined implementation of FIR filters in FPGA platform

被引:0
|
作者
Deepak, G. [1 ]
Meher, P. K. [1 ]
Sluzek, A. [1 ]
机构
[1] Nanyang Technol Univ, Sch Comp Engn, Nanyang Ave, Singapore 639798, Singapore
关键词
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
In this paper, we present area-delay and power-delay characteristics against varying levels of parallel and pipelined implementations of finite impulse response (FIR) filter in FPGA platform for high throughput applications. From the synthesis results, it has been observed that the parallel systolic architecture (PSA) has a better overall resource utilization based on the area-delay product and power-delay product. The area-delay product of the PSA is 40% lesser than the parallel retimed broadcast architecture (PRBA) and almost one-third that of the unfolded direct and broadcast form parallel architectures for filter order, N = 8 and L = 8. Moreover, it exhibits better area-delay products for higher N. The power-delay products of PSA are marginally higher than PRBA, but one-fourth of the unfolded direct and broadcast form parallel architectures. The four parallel architectures have been implemented on Virtex-II 1000 device (XC2V1000BG5754) and Virtex-II 8000 device (XC2V8000FF1152-4) for filter orders 8 and 32 respectively.
引用
收藏
页码:245 / +
页数:2
相关论文
共 50 条
  • [1] FPGA implementation of high speed parallel FIR filters
    Zhang, Wei-Liang
    Zhang, Yu
    Yang, Zai-Chu
    Yang, Zhi-Xing
    [J]. Xi Tong Gong Cheng Yu Dian Zi Ji Shu/Systems Engineering and Electronics, 2009, 31 (08): : 1819 - 1822
  • [2] FPGA implementation of high performance FIR filters
    Kollig, P
    AlHashimi, BM
    Abbott, KM
    [J]. ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2240 - 2243
  • [3] Design and FPGA Implementation of High-speed Parallel FIR Filters
    Hou, Baolin
    Yao, Yuancheng
    Qin, Mingwei
    [J]. PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON MECHATRONICS, ROBOTICS AND AUTOMATION (ICMRA 2015), 2015, 15 : 975 - 979
  • [4] Approximate Implementation of FIR Filters on FPGA
    Kula, Y. Firat
    Ayhan, Tuba
    Altun, Mustafa
    [J]. 2018 26TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2018,
  • [5] FPGA Implementation of Multichannel FIR Filters
    Aydin, Cihan
    Sefa, Ibrahim
    [J]. PROCEEDINGS OF THE 11TH INTERNATIONAL CONFERENCE ON ELECTRONICS, COMPUTERS AND ARTIFICIAL INTELLIGENCE (ECAI-2019), 2019,
  • [6] FPGA implementation of FIR Nyquist filters
    Abdulhamid, H.
    Lee, R.
    Abdel-Raheem, E.
    [J]. INFORMATION PROCESSING IN THE SERVICE OF MANKIND AND HEALTH, 2006, : 123 - +
  • [7] Implementation of a parallel and pipelined watershed algorithm on FPGA
    Trieu, Dang Ba Khac
    Maruyama, Tsutomu
    [J]. 2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 561 - 566
  • [8] FPGA Implementation of Full Parallel and Pipelined FFT
    Zou, Xiaobo
    Liu, Yunxue
    Zhang, Yuhui
    Liu, Pengfei
    Li, Fen
    Wu, Ying
    [J]. 2012 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2012,
  • [9] FPGA Implementation of Fast Running FIR Filters
    Rengaprakash, S.
    Vignesh, M.
    Anwar, N. Syed
    Pragadheesh, M.
    Senthilkumar, E.
    Sandhya, M.
    Manikandan, J.
    [J]. 2017 2ND IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2017, : 1282 - 1286
  • [10] FPGA implementation of fast digital FIR and IIR filters
    Seshadri, R.
    Ramakrishnan, S.
    [J]. CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2021, 33 (03):